| // SPDX-License-Identifier: GPL-2.0+ |
| * Copyright (c) 2016 Rockchip Electronics Co., Ltd |
| #include <asm/armv8/mmu.h> |
| #include <asm/arch/hardware.h> |
| #define GRF_EMMCCORE_CON11 0xff77f02c |
| static struct mm_region rk3399_mem_map[] = { |
| .attrs = PTE_BLOCK_MEMTYPE(MT_NORMAL) | |
| .attrs = PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) | |
| PTE_BLOCK_PXN | PTE_BLOCK_UXN |
| struct mm_region *mem_map = rk3399_mem_map; |
| int dram_init_banksize(void) |
| size_t max_size = min((unsigned long)gd->ram_size, gd->ram_top); |
| /* Reserve 0x200000 for ATF bl31 */ |
| gd->bd->bi_dram[0].start = 0x200000; |
| gd->bd->bi_dram[0].size = max_size - gd->bd->bi_dram[0].start; |
| /* We do some SoC one time setting here. */ |
| /* Emmc clock generator: disable the clock multipilier */ |
| rk_clrreg(GRF_EMMCCORE_CON11, 0x0ff); |