| /* SPDX-License-Identifier: (GPL-2.0+ OR MIT) */ |
| * Copyright (c) 2019 Amlogic, Inc. All rights reserved. |
| #define CONFIG_CVBS_PERFORMANCE_COMPATIBILITY_SUPPORT 1 |
| #define CONFIG_CVBS_CHINASARFT 0x0 |
| #define CONFIG_CVBS_CHINATELECOM 0x1 |
| #define CONFIG_CVBS_CHINAMOBILE 0x2 |
| #define CONFIG_CVBS_PERFORMANCE_ACTIVED CONFIG_CVBS_CHINASARFT |
| #define MREG_END_MARKER 0xFFFF |
| enum cvbs_chip_e chip_type; |
| unsigned int reg_vid_pll_clk_div; |
| unsigned int reg_vid_clk_div; |
| unsigned int reg_vid_clk_ctrl; |
| unsigned int reg_vid2_clk_div; |
| unsigned int reg_vid2_clk_ctrl; |
| unsigned int reg_vid_clk_ctrl2; |
| unsigned int vdac_vref_adj; |
| #define CVBS_PERFORMANCE_CNT_MAX 20 |
| struct performance_config_s { |
| struct cvbs_data_s *data; |
| struct performance_config_s perf_conf_pal; |
| struct performance_config_s perf_conf_ntsc; |