/* ---------------------------------------------------------------------------- | |
* SAM Software Package License | |
* ---------------------------------------------------------------------------- | |
* Copyright (c) 2012, Atmel Corporation | |
* | |
* All rights reserved. | |
* | |
* Redistribution and use in source and binary forms, with or without | |
* modification, are permitted provided that the following conditions are met: | |
* | |
* - Redistributions of source code must retain the above copyright notice, | |
* this list of conditions and the disclaimer below. | |
* | |
* Atmel's name may not be used to endorse or promote products derived from | |
* this software without specific prior written permission. | |
* | |
* DISCLAIMER: THIS SOFTWARE IS PROVIDED BY ATMEL "AS IS" AND ANY EXPRESS OR | |
* IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF | |
* MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT ARE | |
* DISCLAIMED. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, | |
* INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT | |
* LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, | |
* OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF | |
* LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING | |
* NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, | |
* EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. | |
* ---------------------------------------------------------------------------- | |
*/ | |
/** \file */ | |
/** \addtogroup gmac_module | |
* @{ | |
* Provides the interface to configure and use the GMAC peripheral. | |
* | |
* \section gmac_usage Usage | |
* - Configure Gmac::GMAC_NCFG with GMAC_Configure(), some of related controls | |
* are also available, such as: | |
* - GMAC_SetSpeed(): Setup GMAC working clock. | |
* - GMAC_FullDuplexEnable(): Working in full duplex or not. | |
* - GMAC_CpyAllEnable(): Copying all valid frames (\ref GMAC_NCFG_CAF). | |
* - ... | |
* - Setup Gmac::GMAC_NCR with GMAC_NetworkControl(), more related controls | |
* can modify with: | |
* - GMAC_ReceiveEnable(): Enable/Disable Rx. | |
* - GMAC_TransmitEnable(): Enable/Disable Tx. | |
* - GMAC_BroadcastDisable(): Enable/Disable broadcast receiving. | |
* - ... | |
* - Manage GMAC interrupts with GMAC_EnableIt(), GMAC_DisableIt(), | |
* GMAC_GetItMask() and GMAC_GetItStatus(). | |
* - Manage GMAC Tx/Rx status with GMAC_GetTxStatus(), GMAC_GetRxStatus() | |
* GMAC_ClearTxStatus() and GMAC_ClearRxStatus(). | |
* - Manage GMAC Queue with GMAC_SetTxQueue(), GMAC_GetTxQueue(), | |
* GMAC_SetRxQueue() and GMAC_GetRxQueue(), the queue descriptor can define | |
* by \ref sGmacRxDescriptor and \ref sGmacTxDescriptor. | |
* - Manage PHY through GMAC is performed by | |
* - GMAC_ManagementEnable(): Enable/Disable PHY management. | |
* - GMAC_PHYMaintain(): Execute PHY management commands. | |
* - GMAC_PHYData(): Return PHY management data. | |
* - GMAC_IsIdle(): Check if PHY is idle. | |
* - Setup GMAC parameters with following functions: | |
* - GMAC_SetHash(): Set Hash value. | |
* - GMAC_SetAddress(): Set MAC address. | |
* - Enable/Disable GMAC transceiver clock via GMAC_TransceiverClockEnable() | |
* - Switch GMAC MII/RMII mode through GMAC_RMIIEnable() | |
* | |
* For more accurate information, please look at the GMAC section of the | |
* Datasheet. | |
* | |
* \sa \ref gmacd_module | |
* | |
* Related files:\n | |
* gmac.c\n | |
* gmac.h.\n | |
* | |
* \defgroup gmac_defines GMAC Defines | |
* \defgroup gmac_structs GMAC Data Structs | |
* \defgroup gmac_functions GMAC Functions | |
*/ | |
/**@}*/ | |
#ifndef _GMAC_H | |
#define _GMAC_H | |
/*---------------------------------------------------------------------------- | |
* Headers | |
*----------------------------------------------------------------------------*/ | |
#include "chip.h" | |
#include <stdint.h> | |
#ifdef __cplusplus | |
extern "C" { | |
#endif | |
/*---------------------------------------------------------------------------- | |
* Defines | |
*----------------------------------------------------------------------------*/ | |
/** \addtogroup gmac_defines | |
@{*/ | |
#define NUM_GMAC_QUEUES 3 | |
/// Board GMAC base address | |
#define GMAC_DUPLEX_HALF 0 | |
#define GMAC_DUPLEX_FULL 1 | |
// | |
#define GMAC_SPEED_10M 0 | |
#define GMAC_SPEED_100M 1 | |
#define GMAC_SPEED_1000M 2 | |
/*------------------------------------------------------------------------------ | |
Definitions | |
------------------------------------------------------------------------------ | |
*/ | |
/// The buffer addresses written into the descriptors must be aligned so the | |
/// last few bits are zero. These bits have special meaning for the GMAC | |
/// peripheral and cannot be used as part of the address. | |
#define GMAC_ADDRESS_MASK ((unsigned int)0xFFFFFFFC) | |
#define GMAC_LENGTH_FRAME ((unsigned int)0x3FFF) /// Length of frame mask | |
// receive buffer descriptor bits | |
#define GMAC_RX_OWNERSHIP_BIT (1u << 0) | |
#define GMAC_RX_WRAP_BIT (1u << 1) | |
#define GMAC_RX_SOF_BIT (1u << 14) | |
#define GMAC_RX_EOF_BIT (1u << 15) | |
// Transmit buffer descriptor bits | |
#define GMAC_TX_LAST_BUFFER_BIT (1u << 15) | |
#define GMAC_TX_WRAP_BIT (1u << 30) | |
#define GMAC_TX_USED_BIT (1u << 31) | |
#define GMAC_TX_RLE_BIT (1u << 29) /// Retry Limit Exceeded | |
#define GMAC_TX_UND_BIT (1u << 28) /// Tx Buffer Under-run | |
#define GMAC_TX_ERR_BIT (1u << 27) /// Exhausted in mid-frame | |
#define GMAC_TX_ERR_BITS \ | |
(GMAC_TX_RLE_BIT | GMAC_TX_UND_BIT | GMAC_TX_ERR_BIT) | |
// Interrupt bits | |
#define GMAC_INT_RX_BITS \ | |
(GMAC_IER_RCOMP | GMAC_IER_RXUBR | GMAC_IER_ROVR) | |
#define GMAC_INT_TX_ERR_BITS \ | |
(GMAC_IER_TUR | GMAC_IER_RLEX | GMAC_IER_TFC | GMAC_IER_HRESP) | |
#define GMAC_INT_TX_BITS \ | |
(GMAC_INT_TX_ERR_BITS | GMAC_IER_TCOMP) | |
/*---------------------------------------------------------------------------- | |
* Types | |
*----------------------------------------------------------------------------*/ | |
/** \addtogroup gmac_structs | |
@{*/ | |
/* This is the list of GMAC queue */ | |
typedef enum { | |
GMAC_QUE_0 = 0, | |
GMAC_QUE_1 = 1, | |
GMAC_QUE_2 = 2 | |
}gmacQueList_t; | |
/** Receive buffer descriptor struct */ | |
typedef struct _GmacRxDescriptor { | |
union _GmacRxAddr { | |
uint32_t val; | |
struct _GmacRxAddrBM { | |
uint32_t bOwnership:1, /**< User clear, GMAC set this to one once | |
it has successfully written a frame to | |
memory */ | |
bWrap:1, /**< Marks last descriptor in receive buffer */ | |
addrDW:30; /**< Address in number of DW */ | |
} bm; | |
} addr; /**< Address, Wrap & Ownership */ | |
union _GmacRxStatus { | |
uint32_t val; | |
struct _GmacRxStatusBM { | |
uint32_t len:12, /** Length of frame including FCS */ | |
offset:2, /** Receive buffer offset, | |
bits 13:12 of frame length for jumbo | |
frame */ | |
bSof:1, /** Start of frame */ | |
bEof:1, /** End of frame */ | |
bCFI:1, /** Concatenation Format Indicator */ | |
vlanPriority:3, /** VLAN priority (if VLAN detected) */ | |
bPriorityDetected:1, /** Priority tag detected */ | |
bVlanDetected:1, /**< VLAN tag detected */ | |
bTypeIDMatch:1, /**< Type ID match */ | |
bAddr4Match:1, /**< Address register 4 match */ | |
bAddr3Match:1, /**< Address register 3 match */ | |
bAddr2Match:1, /**< Address register 2 match */ | |
bAddr1Match:1, /**< Address register 1 match */ | |
reserved:1, | |
bExtAddrMatch:1, /**< External address match */ | |
bUniHashMatch:1, /**< Unicast hash match */ | |
bMultiHashMatch:1, /**< Multicast hash match */ | |
bBroadcastDetected:1; /**< Global all ones broadcast | |
address detected */ | |
} bm; | |
} status; | |
} sGmacRxDescriptor ; /* GCC */ | |
/** Transmit buffer descriptor struct */ | |
typedef struct _GmacTxDescriptor { | |
uint32_t addr; | |
union _GmacTxStatus { | |
uint32_t val; | |
struct _GmacTxStatusBM { | |
uint32_t len:11, /**< Length of buffer */ | |
reserved:4, | |
bLastBuffer:1, /**< Last buffer (in the current frame) */ | |
bNoCRC:1, /**< No CRC */ | |
reserved1:10, | |
bExhausted:1, /**< Buffer exhausted in mid frame */ | |
bUnderrun:1, /**< Transmit under run */ | |
bError:1, /**< Retry limit exceeded, error detected */ | |
bWrap:1, /**< Marks last descriptor in TD list */ | |
bUsed:1; /**< User clear, GMAC sets this once a frame | |
has been successfully transmitted */ | |
} bm; | |
} status; | |
} sGmacTxDescriptor; /* GCC */ | |
/** @}*/ | |
//----------------------------------------------------------------------------- | |
// PHY Exported functions | |
//----------------------------------------------------------------------------- | |
extern uint8_t GMAC_IsIdle(Gmac *pGmac); | |
extern void GMAC_PHYMaintain(Gmac *pGmac, | |
uint8_t bPhyAddr, | |
uint8_t bRegAddr, | |
uint8_t bRW, | |
uint16_t wData); | |
extern uint16_t GMAC_PHYData(Gmac *pGmac); | |
extern void GMAC_ClearStatistics(Gmac *pGmac); | |
extern void GMAC_IncreaseStatistics(Gmac *pGmac); | |
extern void GMAC_StatisticsWriteEnable(Gmac *pGmac, uint8_t bEnaDis); | |
extern uint8_t GMAC_SetMdcClock(Gmac *pGmac, uint32_t mck ); | |
extern void GMAC_EnableMdio(Gmac *pGmac ); | |
extern void GMAC_DisableMdio(Gmac *pGmac ); | |
extern void GMAC_EnableMII(Gmac *pGmac ); | |
extern void GMAC_EnableRMII(Gmac *pGmac ); | |
extern void GMAC_EnableGMII( Gmac *pGmac ); | |
extern void GMAC_SetLinkSpeed(Gmac *pGmac, uint8_t speed, uint8_t fullduplex); | |
extern void GMAC_EnableIt(Gmac *pGmac, uint32_t dwSources, gmacQueList_t queueIdx); | |
extern void GMAC_EnableAllQueueIt(Gmac *pGmac, uint32_t dwSources); | |
extern void GMAC_DisableIt(Gmac *pGmac, uint32_t dwSources, gmacQueList_t queueIdx); | |
extern void GMAC_DisableAllQueueIt(Gmac *pGmac, uint32_t dwSources); | |
extern uint32_t GMAC_GetItStatus(Gmac *pGmac, gmacQueList_t queueIdx); | |
extern uint32_t GMAC_GetItMask(Gmac *pGmac, gmacQueList_t queueIdx); | |
extern uint32_t GMAC_GetTxStatus(Gmac *pGmac); | |
extern void GMAC_ClearTxStatus(Gmac *pGmac, uint32_t dwStatus); | |
extern uint32_t GMAC_GetRxStatus(Gmac *pGmac); | |
extern void GMAC_ClearRxStatus(Gmac *pGmac, uint32_t dwStatus); | |
extern void GMAC_ReceiveEnable(Gmac* pGmac, uint8_t bEnaDis); | |
extern void GMAC_TransmitEnable(Gmac *pGmac, uint8_t bEnaDis); | |
extern uint32_t GMAC_SetLocalLoopBack(Gmac *pGmac); | |
extern void GMAC_SetRxQueue(Gmac *pGmac, uint32_t dwAddr, gmacQueList_t queueIdx); | |
extern uint32_t GMAC_GetRxQueue(Gmac *pGmac, gmacQueList_t queueIdx); | |
extern void GMAC_SetTxQueue(Gmac *pGmac, uint32_t dwAddr, gmacQueList_t queueIdx); | |
extern uint32_t GMAC_GetTxQueue(Gmac *pGmac, gmacQueList_t queueIdx); | |
extern void GMAC_NetworkControl(Gmac *pGmac, uint32_t bmNCR); | |
extern uint32_t GMAC_GetNetworkControl(Gmac *pGmac); | |
extern void GMAC_SetAddress(Gmac *pGmac, uint8_t bIndex, uint8_t *pMacAddr); | |
extern void GMAC_SetAddress32(Gmac *pGmac, uint8_t bIndex, uint32_t dwMacT, uint32_t dwMacB); | |
extern void GMAC_SetAddress64(Gmac *pGmac, uint8_t bIndex, uint64_t ddwMac); | |
extern void GMAC_Configure(Gmac *pGmac, uint32_t dwCfg); | |
extern void GMAC_SetDMAConfig(Gmac *pGmac, uint32_t dwDmaCfg, gmacQueList_t queueIdx); | |
extern uint32_t GMAC_GetDMAConfig(Gmac *pGmac, gmacQueList_t queueIdx); | |
extern uint32_t GMAC_GetConfigure(Gmac *pGmac); | |
extern void GMAC_TransmissionStart(Gmac *pGmac); | |
extern void GMAC_TransmissionHalt(Gmac *pGmac); | |
extern void GMAC_EnableRGMII(Gmac *pGmac, uint32_t duplex, uint32_t speed); | |
void GMAC_ClearScreener1Reg (Gmac* pGmac, gmacQueList_t queueIdx); | |
void GMAC_WriteScreener1Reg(Gmac* pGmac, gmacQueList_t queueIdx, uint32_t regVal); | |
void GMAC_ClearScreener2Reg (Gmac* pGmac, gmacQueList_t queueIdx); | |
void GMAC_WriteScreener2Reg (Gmac* pGmac, gmacQueList_t queueIdx, uint32_t regVal); | |
void GMAC_WriteEthTypeReg (Gmac* pGmac, gmacQueList_t queueIdx, uint16_t etherType); | |
void GMAC_WriteCompareReg(Gmac* pGmac, gmacQueList_t queueIdx, uint32_t c0Reg, uint16_t c1Reg); | |
void GMAC_EnableCbsQueA(Gmac *pGmac); | |
void GMAC_DisableCbsQueA(Gmac *pGmac); | |
void GMAC_EnableCbsQueB(Gmac *pGmac); | |
void GMAC_DisableCbsQueB(Gmac *pGmac); | |
void GMAC_ConfigIdleSlopeA(Gmac *pGmac, uint32_t idleSlopeA); | |
void GMAC_ConfigIdleSlopeB(Gmac *pGmac, uint32_t idleSlopeB); | |
void GMAC_SetTsuTmrIncReg( Gmac *pGmac, uint32_t nanoSec); | |
uint16_t GMAC_GetPtpEvtMsgRxdMsbSec( Gmac *pGmac ); | |
uint32_t GMAC_GetPtpEvtMsgRxdLsbSec( Gmac *pGmac ); | |
uint32_t GMAC_GetPtpEvtMsgRxdNanoSec( Gmac *pGmac ); | |
void GMAC_SetTsuCompare(Gmac *pGmac, uint32_t seconds47, uint32_t seconds31, uint32_t nanosec ); | |
void GMAC_SetTsuCompareNanoSec(Gmac *pGmac, uint32_t nanosec); | |
void GMAC_SetTsuCompareSec31(Gmac *pGmac, uint32_t seconds31); | |
void GMAC_SetTsuCompareSec47(Gmac *pGmac, uint16_t seconds47); | |
uint32_t GMAC_GetRxEvtFrameSec(Gmac *pGmac); | |
uint32_t GMAC_GetRxEvtFrameNsec(Gmac *pGmac); | |
uint32_t GMAC_GetRxPeerEvtFrameSec(Gmac *pGmac); | |
uint32_t GMAC_GetRxPeerEvtFrameNsec(Gmac *pGmac); | |
uint32_t GMAC_GetTxEvtFrameSec(Gmac *pGmac); | |
uint32_t GMAC_GetTxEvtFrameNsec(Gmac *pGmac); | |
uint32_t GMAC_GetTxPeerEvtFrameSec(Gmac *pGmac); | |
uint32_t GMAC_GetTxPeerEvtFrameNsec(Gmac *pGmac); | |
#ifdef __cplusplus | |
} | |
#endif | |
#endif // #ifndef GMAC_H | |