| /****************************************************************************** |
| * |
| * Copyright (C) 2002 - 2014 Xilinx, Inc. All rights reserved. |
| * |
| * Permission is hereby granted, free of charge, to any person obtaining a copy |
| * of this software and associated documentation files (the "Software"), to deal |
| * in the Software without restriction, including without limitation the rights |
| * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell |
| * copies of the Software, and to permit persons to whom the Software is |
| * furnished to do so, subject to the following conditions: |
| * |
| * The above copyright notice and this permission notice shall be included in |
| * all copies or substantial portions of the Software. |
| * |
| * Use of the Software is limited solely to applications: |
| * (a) running on a Xilinx device, or |
| * (b) that interact with a Xilinx device through a bus or interconnect. |
| * |
| * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| * XILINX BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, |
| * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF |
| * OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE |
| * SOFTWARE. |
| * |
| * Except as contained in this notice, the name of the Xilinx shall not be used |
| * in advertising or otherwise to promote the sale, use or other dealings in |
| * this Software without prior written authorization from Xilinx. |
| * |
| ******************************************************************************/ |
| /*****************************************************************************/ |
| /** |
| * |
| * @file xgpio_l.h |
| * @addtogroup gpio_v4_1 |
| * @{ |
| * |
| * This header file contains identifiers and driver functions (or |
| * macros) that can be used to access the device. The user should refer to the |
| * hardware device specification for more details of the device operation. |
| * |
| * The macros that are available in this file use a multiply to calculate the |
| * addresses of registers. The user can control whether that multiply is done |
| * at run time or at compile time. A constant passed as the channel parameter |
| * will cause the multiply to be done at compile time. A variable passed as the |
| * channel parameter will cause it to occur at run time. |
| * |
| * <pre> |
| * MODIFICATION HISTORY: |
| * |
| * Ver Who Date Changes |
| * ----- ---- -------- ----------------------------------------------- |
| * 1.00a jhl 04/24/02 First release of low level driver |
| * 2.00a jhl 11/26/03 Added support for dual channels and interrupts. This |
| * change required the functions to be changed such that |
| * the interface is not compatible with previous versions. |
| * See the examples in the example directory for macros |
| * to help compile an application that was designed for |
| * previous versions of the driver. The interrupt registers |
| * are accessible using the ReadReg and WriteReg macros and |
| * a channel parameter was added to the other macros. |
| * 2.11a mta 03/21/07 Updated to new coding style |
| * 2.12a sv 11/21/07 Updated driver to support access through DCR bus. |
| * 3.00a sv 11/21/09 Renamed the macros XGpio_mWriteReg to XGpio_WriteReg |
| * XGpio_mReadReg to XGpio_ReadReg. |
| * Removed the macros XGpio_mSetDataDirection, |
| * XGpio_mGetDataReg and XGpio_mSetDataReg. Users |
| * should use XGpio_WriteReg/XGpio_ReadReg to achieve the |
| * same functionality. |
| * 4.1 lks 11/18/15 Removed support for DCR bridge |
| * </pre> |
| * |
| ******************************************************************************/ |
| |
| #ifndef XGPIO_L_H /* prevent circular inclusions */ |
| #define XGPIO_L_H /* by using protection macros */ |
| |
| #ifdef __cplusplus |
| extern "C" { |
| #endif |
| |
| /***************************** Include Files *********************************/ |
| |
| #include "xil_types.h" |
| #include "xil_assert.h" |
| #include "xil_io.h" |
| |
| |
| /************************** Constant Definitions *****************************/ |
| |
| /** @name Registers |
| * |
| * Register offsets for this device. |
| * @{ |
| */ |
| #define XGPIO_DATA_OFFSET 0x0 /**< Data register for 1st channel */ |
| #define XGPIO_TRI_OFFSET 0x4 /**< I/O direction reg for 1st channel */ |
| #define XGPIO_DATA2_OFFSET 0x8 /**< Data register for 2nd channel */ |
| #define XGPIO_TRI2_OFFSET 0xC /**< I/O direction reg for 2nd channel */ |
| |
| #define XGPIO_GIE_OFFSET 0x11C /**< Glogal interrupt enable register */ |
| #define XGPIO_ISR_OFFSET 0x120 /**< Interrupt status register */ |
| #define XGPIO_IER_OFFSET 0x128 /**< Interrupt enable register */ |
| |
| /* @} */ |
| |
| /* The following constant describes the offset of each channels data and |
| * tristate register from the base address. |
| */ |
| #define XGPIO_CHAN_OFFSET 8 |
| |
| /** @name Interrupt Status and Enable Register bitmaps and masks |
| * |
| * Bit definitions for the interrupt status register and interrupt enable |
| * registers. |
| * @{ |
| */ |
| #define XGPIO_IR_MASK 0x3 /**< Mask of all bits */ |
| #define XGPIO_IR_CH1_MASK 0x1 /**< Mask for the 1st channel */ |
| #define XGPIO_IR_CH2_MASK 0x2 /**< Mask for the 2nd channel */ |
| /*@}*/ |
| |
| |
| /** @name Global Interrupt Enable Register bitmaps and masks |
| * |
| * Bit definitions for the Global Interrupt Enable register |
| * @{ |
| */ |
| #define XGPIO_GIE_GINTR_ENABLE_MASK 0x80000000 |
| /*@}*/ |
| |
| |
| |
| /**************************** Type Definitions *******************************/ |
| |
| |
| /***************** Macros (Inline Functions) Definitions *********************/ |
| |
| #define XGpio_In32 Xil_In32 |
| #define XGpio_Out32 Xil_Out32 |
| |
| |
| /****************************************************************************/ |
| /** |
| * |
| * Write a value to a GPIO register. A 32 bit write is performed. If the |
| * GPIO core is implemented in a smaller width, only the least significant data |
| * is written. |
| * |
| * @param BaseAddress is the base address of the GPIO device. |
| * @param RegOffset is the register offset from the base to write to. |
| * @param Data is the data written to the register. |
| * |
| * @return None. |
| * |
| * @note C-style signature: |
| * void XGpio_WriteReg(u32 BaseAddress, u32 RegOffset, u32 Data) |
| * |
| ****************************************************************************/ |
| #define XGpio_WriteReg(BaseAddress, RegOffset, Data) \ |
| XGpio_Out32((BaseAddress) + (RegOffset), (u32)(Data)) |
| |
| /****************************************************************************/ |
| /** |
| * |
| * Read a value from a GPIO register. A 32 bit read is performed. If the |
| * GPIO core is implemented in a smaller width, only the least |
| * significant data is read from the register. The most significant data |
| * will be read as 0. |
| * |
| * @param BaseAddress is the base address of the GPIO device. |
| * @param RegOffset is the register offset from the base to read from. |
| * |
| * @return Data read from the register. |
| * |
| * @note C-style signature: |
| * u32 XGpio_ReadReg(u32 BaseAddress, u32 RegOffset) |
| * |
| ****************************************************************************/ |
| #define XGpio_ReadReg(BaseAddress, RegOffset) \ |
| XGpio_In32((BaseAddress) + (RegOffset)) |
| |
| /************************** Function Prototypes ******************************/ |
| |
| /************************** Variable Definitions *****************************/ |
| |
| #ifdef __cplusplus |
| } |
| #endif |
| |
| #endif /* end of protection macro */ |
| /** @} */ |