|  | /* | 
|  | * Device Tree Include file for Marvell Armada 385 SoC. | 
|  | * | 
|  | * Copyright (C) 2014 Marvell | 
|  | * | 
|  | * Lior Amsalem <alior@marvell.com> | 
|  | * Gregory CLEMENT <gregory.clement@free-electrons.com> | 
|  | * Thomas Petazzoni <thomas.petazzoni@free-electrons.com> | 
|  | * | 
|  | * This file is dual-licensed: you can use it either under the terms | 
|  | * of the GPL or the X11 license, at your option. Note that this dual | 
|  | * licensing only applies to this file, and not this project as a | 
|  | * whole. | 
|  | * | 
|  | *  a) This file is free software; you can redistribute it and/or | 
|  | *     modify it under the terms of the GNU General Public License as | 
|  | *     published by the Free Software Foundation; either version 2 of the | 
|  | *     License, or (at your option) any later version. | 
|  | * | 
|  | *     This file is distributed in the hope that it will be useful | 
|  | *     but WITHOUT ANY WARRANTY; without even the implied warranty of | 
|  | *     MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the | 
|  | *     GNU General Public License for more details. | 
|  | * | 
|  | * Or, alternatively | 
|  | * | 
|  | *  b) Permission is hereby granted, free of charge, to any person | 
|  | *     obtaining a copy of this software and associated documentation | 
|  | *     files (the "Software"), to deal in the Software without | 
|  | *     restriction, including without limitation the rights to use | 
|  | *     copy, modify, merge, publish, distribute, sublicense, and/or | 
|  | *     sell copies of the Software, and to permit persons to whom the | 
|  | *     Software is furnished to do so, subject to the following | 
|  | *     conditions: | 
|  | * | 
|  | *     The above copyright notice and this permission notice shall be | 
|  | *     included in all copies or substantial portions of the Software. | 
|  | * | 
|  | *     THE SOFTWARE IS PROVIDED , WITHOUT WARRANTY OF ANY KIND | 
|  | *     EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES | 
|  | *     OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND | 
|  | *     NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT | 
|  | *     HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY | 
|  | *     WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING | 
|  | *     FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR | 
|  | *     OTHER DEALINGS IN THE SOFTWARE. | 
|  | */ | 
|  |  | 
|  | #include "armada-38x.dtsi" | 
|  |  | 
|  | / { | 
|  | model = "Marvell Armada 385 family SoC"; | 
|  | compatible = "marvell,armada385", "marvell,armada380"; | 
|  |  | 
|  | cpus { | 
|  | #address-cells = <1>; | 
|  | #size-cells = <0>; | 
|  | enable-method = "marvell,armada-380-smp"; | 
|  |  | 
|  | cpu@0 { | 
|  | device_type = "cpu"; | 
|  | compatible = "arm,cortex-a9"; | 
|  | reg = <0>; | 
|  | }; | 
|  | cpu@1 { | 
|  | device_type = "cpu"; | 
|  | compatible = "arm,cortex-a9"; | 
|  | reg = <1>; | 
|  | }; | 
|  | }; | 
|  |  | 
|  | soc { | 
|  | internal-regs { | 
|  | pinctrl@18000 { | 
|  | compatible = "marvell,mv88f6820-pinctrl"; | 
|  | }; | 
|  | }; | 
|  |  | 
|  | pcie-controller { | 
|  | compatible = "marvell,armada-370-pcie"; | 
|  | status = "disabled"; | 
|  | device_type = "pci"; | 
|  |  | 
|  | #address-cells = <3>; | 
|  | #size-cells = <2>; | 
|  |  | 
|  | msi-parent = <&mpic>; | 
|  | bus-range = <0x00 0xff>; | 
|  |  | 
|  | ranges = | 
|  | <0x82000000 0 0x80000 MBUS_ID(0xf0, 0x01) 0x80000 0 0x00002000 | 
|  | 0x82000000 0 0x40000 MBUS_ID(0xf0, 0x01) 0x40000 0 0x00002000 | 
|  | 0x82000000 0 0x44000 MBUS_ID(0xf0, 0x01) 0x44000 0 0x00002000 | 
|  | 0x82000000 0 0x48000 MBUS_ID(0xf0, 0x01) 0x48000 0 0x00002000 | 
|  | 0x82000000 0x1 0     MBUS_ID(0x08, 0xe8) 0 1 0 /* Port 0 MEM */ | 
|  | 0x81000000 0x1 0     MBUS_ID(0x08, 0xe0) 0 1 0 /* Port 0 IO  */ | 
|  | 0x82000000 0x2 0     MBUS_ID(0x04, 0xe8) 0 1 0 /* Port 1 MEM */ | 
|  | 0x81000000 0x2 0     MBUS_ID(0x04, 0xe0) 0 1 0 /* Port 1 IO  */ | 
|  | 0x82000000 0x3 0     MBUS_ID(0x04, 0xd8) 0 1 0 /* Port 2 MEM */ | 
|  | 0x81000000 0x3 0     MBUS_ID(0x04, 0xd0) 0 1 0 /* Port 2 IO  */ | 
|  | 0x82000000 0x4 0     MBUS_ID(0x04, 0xb8) 0 1 0 /* Port 3 MEM */ | 
|  | 0x81000000 0x4 0     MBUS_ID(0x04, 0xb0) 0 1 0 /* Port 3 IO  */>; | 
|  |  | 
|  | /* | 
|  | * This port can be either x4 or x1. When | 
|  | * configured in x4 by the bootloader, then | 
|  | * pcie@4,0 is not available. | 
|  | */ | 
|  | pcie@1,0 { | 
|  | device_type = "pci"; | 
|  | assigned-addresses = <0x82000800 0 0x80000 0 0x2000>; | 
|  | reg = <0x0800 0 0 0 0>; | 
|  | #address-cells = <3>; | 
|  | #size-cells = <2>; | 
|  | #interrupt-cells = <1>; | 
|  | ranges = <0x82000000 0 0 0x82000000 0x1 0 1 0 | 
|  | 0x81000000 0 0 0x81000000 0x1 0 1 0>; | 
|  | interrupt-map-mask = <0 0 0 0>; | 
|  | interrupt-map = <0 0 0 0 &gic GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>; | 
|  | marvell,pcie-port = <0>; | 
|  | marvell,pcie-lane = <0>; | 
|  | clocks = <&gateclk 8>; | 
|  | status = "disabled"; | 
|  | }; | 
|  |  | 
|  | /* x1 port */ | 
|  | pcie@2,0 { | 
|  | device_type = "pci"; | 
|  | assigned-addresses = <0x82000800 0 0x40000 0 0x2000>; | 
|  | reg = <0x1000 0 0 0 0>; | 
|  | #address-cells = <3>; | 
|  | #size-cells = <2>; | 
|  | #interrupt-cells = <1>; | 
|  | ranges = <0x82000000 0 0 0x82000000 0x2 0 1 0 | 
|  | 0x81000000 0 0 0x81000000 0x2 0 1 0>; | 
|  | interrupt-map-mask = <0 0 0 0>; | 
|  | interrupt-map = <0 0 0 0 &gic GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>; | 
|  | marvell,pcie-port = <1>; | 
|  | marvell,pcie-lane = <0>; | 
|  | clocks = <&gateclk 5>; | 
|  | status = "disabled"; | 
|  | }; | 
|  |  | 
|  | /* x1 port */ | 
|  | pcie@3,0 { | 
|  | device_type = "pci"; | 
|  | assigned-addresses = <0x82000800 0 0x44000 0 0x2000>; | 
|  | reg = <0x1800 0 0 0 0>; | 
|  | #address-cells = <3>; | 
|  | #size-cells = <2>; | 
|  | #interrupt-cells = <1>; | 
|  | ranges = <0x82000000 0 0 0x82000000 0x3 0 1 0 | 
|  | 0x81000000 0 0 0x81000000 0x3 0 1 0>; | 
|  | interrupt-map-mask = <0 0 0 0>; | 
|  | interrupt-map = <0 0 0 0 &gic GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>; | 
|  | marvell,pcie-port = <2>; | 
|  | marvell,pcie-lane = <0>; | 
|  | clocks = <&gateclk 6>; | 
|  | status = "disabled"; | 
|  | }; | 
|  |  | 
|  | /* | 
|  | * x1 port only available when pcie@1,0 is | 
|  | * configured as a x1 port | 
|  | */ | 
|  | pcie@4,0 { | 
|  | device_type = "pci"; | 
|  | assigned-addresses = <0x82000800 0 0x48000 0 0x2000>; | 
|  | reg = <0x2000 0 0 0 0>; | 
|  | #address-cells = <3>; | 
|  | #size-cells = <2>; | 
|  | #interrupt-cells = <1>; | 
|  | ranges = <0x82000000 0 0 0x82000000 0x4 0 1 0 | 
|  | 0x81000000 0 0 0x81000000 0x4 0 1 0>; | 
|  | interrupt-map-mask = <0 0 0 0>; | 
|  | interrupt-map = <0 0 0 0 &gic GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>; | 
|  | marvell,pcie-port = <3>; | 
|  | marvell,pcie-lane = <0>; | 
|  | clocks = <&gateclk 7>; | 
|  | status = "disabled"; | 
|  | }; | 
|  | }; | 
|  | }; | 
|  | }; |