|  | /* | 
|  | * Copyright 2012 Red Hat Inc. | 
|  | * | 
|  | * Permission is hereby granted, free of charge, to any person obtaining a | 
|  | * copy of this software and associated documentation files (the "Software"), | 
|  | * to deal in the Software without restriction, including without limitation | 
|  | * the rights to use, copy, modify, merge, publish, distribute, sublicense, | 
|  | * and/or sell copies of the Software, and to permit persons to whom the | 
|  | * Software is furnished to do so, subject to the following conditions: | 
|  | * | 
|  | * The above copyright notice and this permission notice shall be included in | 
|  | * all copies or substantial portions of the Software. | 
|  | * | 
|  | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | 
|  | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | 
|  | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL | 
|  | * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR | 
|  | * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, | 
|  | * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR | 
|  | * OTHER DEALINGS IN THE SOFTWARE. | 
|  | * | 
|  | * Authors: Ben Skeggs | 
|  | */ | 
|  | #include "priv.h" | 
|  |  | 
|  | #include <subdev/bios.h> | 
|  | #include <subdev/bus.h> | 
|  | #include <subdev/gpio.h> | 
|  | #include <subdev/i2c.h> | 
|  | #include <subdev/fuse.h> | 
|  | #include <subdev/clk.h> | 
|  | #include <subdev/therm.h> | 
|  | #include <subdev/mxm.h> | 
|  | #include <subdev/devinit.h> | 
|  | #include <subdev/mc.h> | 
|  | #include <subdev/timer.h> | 
|  | #include <subdev/fb.h> | 
|  | #include <subdev/ltc.h> | 
|  | #include <subdev/ibus.h> | 
|  | #include <subdev/instmem.h> | 
|  | #include <subdev/mmu.h> | 
|  | #include <subdev/bar.h> | 
|  | #include <subdev/pmu.h> | 
|  | #include <subdev/volt.h> | 
|  |  | 
|  | #include <engine/dmaobj.h> | 
|  | #include <engine/fifo.h> | 
|  | #include <engine/sw.h> | 
|  | #include <engine/gr.h> | 
|  | #include <engine/mspdec.h> | 
|  | #include <engine/bsp.h> | 
|  | #include <engine/msvld.h> | 
|  | #include <engine/msppp.h> | 
|  | #include <engine/ce.h> | 
|  | #include <engine/disp.h> | 
|  | #include <engine/pm.h> | 
|  |  | 
|  | int | 
|  | gf100_identify(struct nvkm_device *device) | 
|  | { | 
|  | switch (device->chipset) { | 
|  | case 0xc0: | 
|  | device->cname = "GF100"; | 
|  | device->oclass[NVDEV_SUBDEV_VBIOS  ] = &nvkm_bios_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_GPIO   ] =  g94_gpio_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_I2C    ] =  g94_i2c_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_FUSE   ] = &gf100_fuse_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_CLK    ] = &gf100_clk_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_THERM  ] = >215_therm_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_MXM    ] = &nv50_mxm_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_DEVINIT] =  gf100_devinit_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_MC     ] =  gf100_mc_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_BUS    ] =  gf100_bus_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_FB     ] =  gf100_fb_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_LTC    ] =  gf100_ltc_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_IBUS   ] = &gf100_ibus_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_INSTMEM] =  nv50_instmem_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_MMU    ] = &gf100_mmu_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_BAR    ] = &gf100_bar_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_PMU    ] =  gf100_pmu_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_VOLT   ] = &nv40_volt_oclass; | 
|  | device->oclass[NVDEV_ENGINE_DMAOBJ ] =  gf100_dmaeng_oclass; | 
|  | device->oclass[NVDEV_ENGINE_FIFO   ] =  gf100_fifo_oclass; | 
|  | device->oclass[NVDEV_ENGINE_SW     ] =  gf100_sw_oclass; | 
|  | device->oclass[NVDEV_ENGINE_GR     ] =  gf100_gr_oclass; | 
|  | device->oclass[NVDEV_ENGINE_MSPDEC ] = &gf100_mspdec_oclass; | 
|  | device->oclass[NVDEV_ENGINE_MSVLD  ] = &gf100_msvld_oclass; | 
|  | device->oclass[NVDEV_ENGINE_MSPPP  ] = &gf100_msppp_oclass; | 
|  | device->oclass[NVDEV_ENGINE_CE0    ] = &gf100_ce0_oclass; | 
|  | device->oclass[NVDEV_ENGINE_CE1    ] = &gf100_ce1_oclass; | 
|  | device->oclass[NVDEV_ENGINE_DISP   ] =  gt215_disp_oclass; | 
|  | device->oclass[NVDEV_ENGINE_PM     ] = &gf100_pm_oclass; | 
|  | break; | 
|  | case 0xc4: | 
|  | device->cname = "GF104"; | 
|  | device->oclass[NVDEV_SUBDEV_VBIOS  ] = &nvkm_bios_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_GPIO   ] =  g94_gpio_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_I2C    ] =  g94_i2c_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_FUSE   ] = &gf100_fuse_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_CLK    ] = &gf100_clk_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_THERM  ] = >215_therm_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_MXM    ] = &nv50_mxm_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_DEVINIT] =  gf100_devinit_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_MC     ] =  gf100_mc_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_BUS    ] =  gf100_bus_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_FB     ] =  gf100_fb_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_LTC    ] =  gf100_ltc_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_IBUS   ] = &gf100_ibus_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_INSTMEM] =  nv50_instmem_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_MMU    ] = &gf100_mmu_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_BAR    ] = &gf100_bar_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_PMU    ] =  gf100_pmu_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_VOLT   ] = &nv40_volt_oclass; | 
|  | device->oclass[NVDEV_ENGINE_DMAOBJ ] =  gf100_dmaeng_oclass; | 
|  | device->oclass[NVDEV_ENGINE_FIFO   ] =  gf100_fifo_oclass; | 
|  | device->oclass[NVDEV_ENGINE_SW     ] =  gf100_sw_oclass; | 
|  | device->oclass[NVDEV_ENGINE_GR     ] =  gf104_gr_oclass; | 
|  | device->oclass[NVDEV_ENGINE_MSPDEC ] = &gf100_mspdec_oclass; | 
|  | device->oclass[NVDEV_ENGINE_MSVLD  ] = &gf100_msvld_oclass; | 
|  | device->oclass[NVDEV_ENGINE_MSPPP  ] = &gf100_msppp_oclass; | 
|  | device->oclass[NVDEV_ENGINE_CE0    ] = &gf100_ce0_oclass; | 
|  | device->oclass[NVDEV_ENGINE_CE1    ] = &gf100_ce1_oclass; | 
|  | device->oclass[NVDEV_ENGINE_DISP   ] =  gt215_disp_oclass; | 
|  | device->oclass[NVDEV_ENGINE_PM     ] = &gf100_pm_oclass; | 
|  | break; | 
|  | case 0xc3: | 
|  | device->cname = "GF106"; | 
|  | device->oclass[NVDEV_SUBDEV_VBIOS  ] = &nvkm_bios_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_GPIO   ] =  g94_gpio_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_I2C    ] =  g94_i2c_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_FUSE   ] = &gf100_fuse_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_CLK    ] = &gf100_clk_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_THERM  ] = >215_therm_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_MXM    ] = &nv50_mxm_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_DEVINIT] =  gf100_devinit_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_MC     ] =  gf106_mc_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_BUS    ] =  gf100_bus_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_FB     ] =  gf100_fb_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_LTC    ] =  gf100_ltc_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_IBUS   ] = &gf100_ibus_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_INSTMEM] =  nv50_instmem_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_MMU    ] = &gf100_mmu_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_BAR    ] = &gf100_bar_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_PMU    ] =  gf100_pmu_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_VOLT   ] = &nv40_volt_oclass; | 
|  | device->oclass[NVDEV_ENGINE_DMAOBJ ] =  gf100_dmaeng_oclass; | 
|  | device->oclass[NVDEV_ENGINE_FIFO   ] =  gf100_fifo_oclass; | 
|  | device->oclass[NVDEV_ENGINE_SW     ] =  gf100_sw_oclass; | 
|  | device->oclass[NVDEV_ENGINE_GR     ] =  gf104_gr_oclass; | 
|  | device->oclass[NVDEV_ENGINE_MSPDEC ] = &gf100_mspdec_oclass; | 
|  | device->oclass[NVDEV_ENGINE_MSVLD  ] = &gf100_msvld_oclass; | 
|  | device->oclass[NVDEV_ENGINE_MSPPP  ] = &gf100_msppp_oclass; | 
|  | device->oclass[NVDEV_ENGINE_CE0    ] = &gf100_ce0_oclass; | 
|  | device->oclass[NVDEV_ENGINE_DISP   ] =  gt215_disp_oclass; | 
|  | device->oclass[NVDEV_ENGINE_PM     ] = &gf100_pm_oclass; | 
|  | break; | 
|  | case 0xce: | 
|  | device->cname = "GF114"; | 
|  | device->oclass[NVDEV_SUBDEV_VBIOS  ] = &nvkm_bios_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_GPIO   ] =  g94_gpio_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_I2C    ] =  g94_i2c_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_FUSE   ] = &gf100_fuse_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_CLK    ] = &gf100_clk_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_THERM  ] = >215_therm_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_MXM    ] = &nv50_mxm_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_DEVINIT] =  gf100_devinit_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_MC     ] =  gf100_mc_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_BUS    ] =  gf100_bus_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_FB     ] =  gf100_fb_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_LTC    ] =  gf100_ltc_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_IBUS   ] = &gf100_ibus_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_INSTMEM] =  nv50_instmem_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_MMU    ] = &gf100_mmu_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_BAR    ] = &gf100_bar_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_PMU    ] =  gf100_pmu_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_VOLT   ] = &nv40_volt_oclass; | 
|  | device->oclass[NVDEV_ENGINE_DMAOBJ ] =  gf100_dmaeng_oclass; | 
|  | device->oclass[NVDEV_ENGINE_FIFO   ] =  gf100_fifo_oclass; | 
|  | device->oclass[NVDEV_ENGINE_SW     ] =  gf100_sw_oclass; | 
|  | device->oclass[NVDEV_ENGINE_GR     ] =  gf104_gr_oclass; | 
|  | device->oclass[NVDEV_ENGINE_MSPDEC ] = &gf100_mspdec_oclass; | 
|  | device->oclass[NVDEV_ENGINE_MSVLD  ] = &gf100_msvld_oclass; | 
|  | device->oclass[NVDEV_ENGINE_MSPPP  ] = &gf100_msppp_oclass; | 
|  | device->oclass[NVDEV_ENGINE_CE0    ] = &gf100_ce0_oclass; | 
|  | device->oclass[NVDEV_ENGINE_CE1    ] = &gf100_ce1_oclass; | 
|  | device->oclass[NVDEV_ENGINE_DISP   ] =  gt215_disp_oclass; | 
|  | device->oclass[NVDEV_ENGINE_PM     ] = &gf100_pm_oclass; | 
|  | break; | 
|  | case 0xcf: | 
|  | device->cname = "GF116"; | 
|  | device->oclass[NVDEV_SUBDEV_VBIOS  ] = &nvkm_bios_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_GPIO   ] =  g94_gpio_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_I2C    ] =  g94_i2c_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_FUSE   ] = &gf100_fuse_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_CLK    ] = &gf100_clk_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_THERM  ] = >215_therm_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_MXM    ] = &nv50_mxm_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_DEVINIT] =  gf100_devinit_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_MC     ] =  gf106_mc_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_BUS    ] =  gf100_bus_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_FB     ] =  gf100_fb_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_LTC    ] =  gf100_ltc_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_IBUS   ] = &gf100_ibus_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_INSTMEM] =  nv50_instmem_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_MMU    ] = &gf100_mmu_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_BAR    ] = &gf100_bar_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_PMU    ] =  gf100_pmu_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_VOLT   ] = &nv40_volt_oclass; | 
|  | device->oclass[NVDEV_ENGINE_DMAOBJ ] =  gf100_dmaeng_oclass; | 
|  | device->oclass[NVDEV_ENGINE_FIFO   ] =  gf100_fifo_oclass; | 
|  | device->oclass[NVDEV_ENGINE_SW     ] =  gf100_sw_oclass; | 
|  | device->oclass[NVDEV_ENGINE_GR     ] =  gf104_gr_oclass; | 
|  | device->oclass[NVDEV_ENGINE_MSPDEC ] = &gf100_mspdec_oclass; | 
|  | device->oclass[NVDEV_ENGINE_MSVLD  ] = &gf100_msvld_oclass; | 
|  | device->oclass[NVDEV_ENGINE_MSPPP  ] = &gf100_msppp_oclass; | 
|  | device->oclass[NVDEV_ENGINE_CE0    ] = &gf100_ce0_oclass; | 
|  | device->oclass[NVDEV_ENGINE_DISP   ] =  gt215_disp_oclass; | 
|  | device->oclass[NVDEV_ENGINE_PM     ] = &gf100_pm_oclass; | 
|  | break; | 
|  | case 0xc1: | 
|  | device->cname = "GF108"; | 
|  | device->oclass[NVDEV_SUBDEV_VBIOS  ] = &nvkm_bios_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_GPIO   ] =  g94_gpio_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_I2C    ] =  g94_i2c_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_FUSE   ] = &gf100_fuse_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_CLK    ] = &gf100_clk_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_THERM  ] = >215_therm_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_MXM    ] = &nv50_mxm_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_DEVINIT] =  gf100_devinit_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_MC     ] =  gf106_mc_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_BUS    ] =  gf100_bus_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_FB     ] =  gf100_fb_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_LTC    ] =  gf100_ltc_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_IBUS   ] = &gf100_ibus_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_INSTMEM] =  nv50_instmem_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_MMU    ] = &gf100_mmu_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_BAR    ] = &gf100_bar_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_PMU    ] =  gf100_pmu_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_VOLT   ] = &nv40_volt_oclass; | 
|  | device->oclass[NVDEV_ENGINE_DMAOBJ ] =  gf100_dmaeng_oclass; | 
|  | device->oclass[NVDEV_ENGINE_FIFO   ] =  gf100_fifo_oclass; | 
|  | device->oclass[NVDEV_ENGINE_SW     ] =  gf100_sw_oclass; | 
|  | device->oclass[NVDEV_ENGINE_GR     ] =  gf108_gr_oclass; | 
|  | device->oclass[NVDEV_ENGINE_MSPDEC ] = &gf100_mspdec_oclass; | 
|  | device->oclass[NVDEV_ENGINE_MSVLD  ] = &gf100_msvld_oclass; | 
|  | device->oclass[NVDEV_ENGINE_MSPPP  ] = &gf100_msppp_oclass; | 
|  | device->oclass[NVDEV_ENGINE_CE0    ] = &gf100_ce0_oclass; | 
|  | device->oclass[NVDEV_ENGINE_DISP   ] =  gt215_disp_oclass; | 
|  | device->oclass[NVDEV_ENGINE_PM     ] = &gf100_pm_oclass; | 
|  | break; | 
|  | case 0xc8: | 
|  | device->cname = "GF110"; | 
|  | device->oclass[NVDEV_SUBDEV_VBIOS  ] = &nvkm_bios_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_GPIO   ] =  g94_gpio_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_I2C    ] =  g94_i2c_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_FUSE   ] = &gf100_fuse_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_CLK    ] = &gf100_clk_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_THERM  ] = >215_therm_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_MXM    ] = &nv50_mxm_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_DEVINIT] =  gf100_devinit_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_MC     ] =  gf100_mc_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_BUS    ] =  gf100_bus_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_FB     ] =  gf100_fb_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_LTC    ] =  gf100_ltc_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_IBUS   ] = &gf100_ibus_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_INSTMEM] =  nv50_instmem_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_MMU    ] = &gf100_mmu_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_BAR    ] = &gf100_bar_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_PMU    ] =  gf100_pmu_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_VOLT   ] = &nv40_volt_oclass; | 
|  | device->oclass[NVDEV_ENGINE_DMAOBJ ] =  gf100_dmaeng_oclass; | 
|  | device->oclass[NVDEV_ENGINE_FIFO   ] =  gf100_fifo_oclass; | 
|  | device->oclass[NVDEV_ENGINE_SW     ] =  gf100_sw_oclass; | 
|  | device->oclass[NVDEV_ENGINE_GR     ] =  gf110_gr_oclass; | 
|  | device->oclass[NVDEV_ENGINE_MSPDEC ] = &gf100_mspdec_oclass; | 
|  | device->oclass[NVDEV_ENGINE_MSVLD  ] = &gf100_msvld_oclass; | 
|  | device->oclass[NVDEV_ENGINE_MSPPP  ] = &gf100_msppp_oclass; | 
|  | device->oclass[NVDEV_ENGINE_CE0    ] = &gf100_ce0_oclass; | 
|  | device->oclass[NVDEV_ENGINE_CE1    ] = &gf100_ce1_oclass; | 
|  | device->oclass[NVDEV_ENGINE_DISP   ] =  gt215_disp_oclass; | 
|  | device->oclass[NVDEV_ENGINE_PM     ] = &gf100_pm_oclass; | 
|  | break; | 
|  | case 0xd9: | 
|  | device->cname = "GF119"; | 
|  | device->oclass[NVDEV_SUBDEV_VBIOS  ] = &nvkm_bios_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_GPIO   ] =  gf110_gpio_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_I2C    ] =  gf110_i2c_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_FUSE   ] = &gf100_fuse_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_CLK    ] = &gf100_clk_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_THERM  ] = &gf110_therm_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_MXM    ] = &nv50_mxm_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_DEVINIT] =  gf100_devinit_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_MC     ] =  gf106_mc_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_BUS    ] =  gf100_bus_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_FB     ] =  gf100_fb_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_LTC    ] =  gf100_ltc_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_IBUS   ] = &gf100_ibus_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_INSTMEM] =  nv50_instmem_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_MMU    ] = &gf100_mmu_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_BAR    ] = &gf100_bar_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_PMU    ] =  gf110_pmu_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_VOLT   ] = &nv40_volt_oclass; | 
|  | device->oclass[NVDEV_ENGINE_DMAOBJ ] =  gf110_dmaeng_oclass; | 
|  | device->oclass[NVDEV_ENGINE_FIFO   ] =  gf100_fifo_oclass; | 
|  | device->oclass[NVDEV_ENGINE_SW     ] =  gf100_sw_oclass; | 
|  | device->oclass[NVDEV_ENGINE_GR     ] =  gf119_gr_oclass; | 
|  | device->oclass[NVDEV_ENGINE_MSPDEC ] = &gf100_mspdec_oclass; | 
|  | device->oclass[NVDEV_ENGINE_MSVLD  ] = &gf100_msvld_oclass; | 
|  | device->oclass[NVDEV_ENGINE_MSPPP  ] = &gf100_msppp_oclass; | 
|  | device->oclass[NVDEV_ENGINE_CE0    ] = &gf100_ce0_oclass; | 
|  | device->oclass[NVDEV_ENGINE_DISP   ] =  gf110_disp_oclass; | 
|  | device->oclass[NVDEV_ENGINE_PM     ] = &gf100_pm_oclass; | 
|  | break; | 
|  | case 0xd7: | 
|  | device->cname = "GF117"; | 
|  | device->oclass[NVDEV_SUBDEV_VBIOS  ] = &nvkm_bios_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_GPIO   ] =  gf110_gpio_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_I2C    ] =  gf117_i2c_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_FUSE   ] = &gf100_fuse_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_CLK    ] = &gf100_clk_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_THERM  ] = &gf110_therm_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_MXM    ] = &nv50_mxm_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_DEVINIT] =  gf100_devinit_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_MC     ] =  gf106_mc_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_BUS    ] =  gf100_bus_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_FB     ] =  gf100_fb_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_LTC    ] =  gf100_ltc_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_IBUS   ] = &gf100_ibus_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_INSTMEM] =  nv50_instmem_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_MMU    ] = &gf100_mmu_oclass; | 
|  | device->oclass[NVDEV_SUBDEV_BAR    ] = &gf100_bar_oclass; | 
|  | device->oclass[NVDEV_ENGINE_DMAOBJ ] =  gf110_dmaeng_oclass; | 
|  | device->oclass[NVDEV_ENGINE_FIFO   ] =  gf100_fifo_oclass; | 
|  | device->oclass[NVDEV_ENGINE_SW     ] =  gf100_sw_oclass; | 
|  | device->oclass[NVDEV_ENGINE_GR     ] =  gf117_gr_oclass; | 
|  | device->oclass[NVDEV_ENGINE_MSPDEC ] = &gf100_mspdec_oclass; | 
|  | device->oclass[NVDEV_ENGINE_MSVLD  ] = &gf100_msvld_oclass; | 
|  | device->oclass[NVDEV_ENGINE_MSPPP  ] = &gf100_msppp_oclass; | 
|  | device->oclass[NVDEV_ENGINE_CE0    ] = &gf100_ce0_oclass; | 
|  | device->oclass[NVDEV_ENGINE_DISP   ] =  gf110_disp_oclass; | 
|  | device->oclass[NVDEV_ENGINE_PM     ] = &gf100_pm_oclass; | 
|  | break; | 
|  | default: | 
|  | nv_fatal(device, "unknown Fermi chipset\n"); | 
|  | return -EINVAL; | 
|  | } | 
|  |  | 
|  | return 0; | 
|  | } |