| /* SPDX-License-Identifier: (GPL-2.0+ OR BSD-3-Clause) */ |
| /* |
| * Copyright (c) 2016 BayLibre, SAS |
| * Author: Neil Armstrong <narmstrong@baylibre.com> |
| * |
| * Copyright (c) 2018 Amlogic, inc. |
| * Author: Jian Hu<jian.hu@amlogic.com> |
| */ |
| |
| #ifndef DT_BINDINGS_CLOCK_AMLOGIC_MESON_G12A_AOCLK |
| #define DT_BINDINGS_CLOCK_AMLOGIC_MESON_G12A_AOCLK |
| |
| #define CLKID_AO_AHB_BUS 0 |
| #define CLKID_AO_REMOTE 1 |
| #define CLKID_AO_I2C_MASTER 2 |
| #define CLKID_AO_I2C_SLAVE 3 |
| #define CLKID_AO_UART1 4 |
| #define CLKID_AO_PROD_I2C 5 |
| #define CLKID_AO_UART2 6 |
| #define CLKID_AO_IR_BLASTER 7 |
| #define CLKID_AO_SAR_ADC 8 |
| #define CLKID_AO_CLK81 9 |
| #define CLKID_AO_SAR_ADC_SEL 10 |
| #define CLKID_AO_SAR_ADC_DIV 11 |
| #define CLKID_AO_SAR_ADC_CLK 12 |
| |
| #endif |