blob: e354de441d97801a1da082ff1b36fc09b91e4b2a [file] [log] [blame]
Googler9398cc32022-12-02 17:21:52 +08001// SPDX-License-Identifier: GPL-2.0+
2/*
3 * PCIe host controller driver for Tegra194 SoC
4 *
5 * Copyright (C) 2019 NVIDIA Corporation.
6 *
7 * Author: Vidya Sagar <vidyas@nvidia.com>
8 */
9
10#include <linux/clk.h>
11#include <linux/debugfs.h>
12#include <linux/delay.h>
13#include <linux/gpio.h>
14#include <linux/interrupt.h>
15#include <linux/iopoll.h>
16#include <linux/kernel.h>
17#include <linux/module.h>
18#include <linux/of.h>
19#include <linux/of_device.h>
20#include <linux/of_gpio.h>
21#include <linux/of_irq.h>
22#include <linux/of_pci.h>
23#include <linux/pci.h>
24#include <linux/phy/phy.h>
25#include <linux/pinctrl/consumer.h>
26#include <linux/platform_device.h>
27#include <linux/pm_runtime.h>
28#include <linux/random.h>
29#include <linux/reset.h>
30#include <linux/resource.h>
31#include <linux/types.h>
32#include "pcie-designware.h"
33#include <soc/tegra/bpmp.h>
34#include <soc/tegra/bpmp-abi.h>
35#include "../../pci.h"
36
37#define APPL_PINMUX 0x0
38#define APPL_PINMUX_PEX_RST BIT(0)
39#define APPL_PINMUX_CLKREQ_OVERRIDE_EN BIT(2)
40#define APPL_PINMUX_CLKREQ_OVERRIDE BIT(3)
41#define APPL_PINMUX_CLK_OUTPUT_IN_OVERRIDE_EN BIT(4)
42#define APPL_PINMUX_CLK_OUTPUT_IN_OVERRIDE BIT(5)
43#define APPL_PINMUX_CLKREQ_OUT_OVRD_EN BIT(9)
44#define APPL_PINMUX_CLKREQ_OUT_OVRD BIT(10)
45
46#define APPL_CTRL 0x4
47#define APPL_CTRL_SYS_PRE_DET_STATE BIT(6)
48#define APPL_CTRL_LTSSM_EN BIT(7)
49#define APPL_CTRL_HW_HOT_RST_EN BIT(20)
50#define APPL_CTRL_HW_HOT_RST_MODE_MASK GENMASK(1, 0)
51#define APPL_CTRL_HW_HOT_RST_MODE_SHIFT 22
52#define APPL_CTRL_HW_HOT_RST_MODE_IMDT_RST 0x1
53
54#define APPL_INTR_EN_L0_0 0x8
55#define APPL_INTR_EN_L0_0_LINK_STATE_INT_EN BIT(0)
56#define APPL_INTR_EN_L0_0_MSI_RCV_INT_EN BIT(4)
57#define APPL_INTR_EN_L0_0_INT_INT_EN BIT(8)
58#define APPL_INTR_EN_L0_0_CDM_REG_CHK_INT_EN BIT(19)
59#define APPL_INTR_EN_L0_0_SYS_INTR_EN BIT(30)
60#define APPL_INTR_EN_L0_0_SYS_MSI_INTR_EN BIT(31)
61
62#define APPL_INTR_STATUS_L0 0xC
63#define APPL_INTR_STATUS_L0_LINK_STATE_INT BIT(0)
64#define APPL_INTR_STATUS_L0_INT_INT BIT(8)
65#define APPL_INTR_STATUS_L0_CDM_REG_CHK_INT BIT(18)
66
67#define APPL_INTR_EN_L1_0_0 0x1C
68#define APPL_INTR_EN_L1_0_0_LINK_REQ_RST_NOT_INT_EN BIT(1)
69
70#define APPL_INTR_STATUS_L1_0_0 0x20
71#define APPL_INTR_STATUS_L1_0_0_LINK_REQ_RST_NOT_CHGED BIT(1)
72
73#define APPL_INTR_STATUS_L1_1 0x2C
74#define APPL_INTR_STATUS_L1_2 0x30
75#define APPL_INTR_STATUS_L1_3 0x34
76#define APPL_INTR_STATUS_L1_6 0x3C
77#define APPL_INTR_STATUS_L1_7 0x40
78
79#define APPL_INTR_EN_L1_8_0 0x44
80#define APPL_INTR_EN_L1_8_BW_MGT_INT_EN BIT(2)
81#define APPL_INTR_EN_L1_8_AUTO_BW_INT_EN BIT(3)
82#define APPL_INTR_EN_L1_8_INTX_EN BIT(11)
83#define APPL_INTR_EN_L1_8_AER_INT_EN BIT(15)
84
85#define APPL_INTR_STATUS_L1_8_0 0x4C
86#define APPL_INTR_STATUS_L1_8_0_EDMA_INT_MASK GENMASK(11, 6)
87#define APPL_INTR_STATUS_L1_8_0_BW_MGT_INT_STS BIT(2)
88#define APPL_INTR_STATUS_L1_8_0_AUTO_BW_INT_STS BIT(3)
89
90#define APPL_INTR_STATUS_L1_9 0x54
91#define APPL_INTR_STATUS_L1_10 0x58
92#define APPL_INTR_STATUS_L1_11 0x64
93#define APPL_INTR_STATUS_L1_13 0x74
94#define APPL_INTR_STATUS_L1_14 0x78
95#define APPL_INTR_STATUS_L1_15 0x7C
96#define APPL_INTR_STATUS_L1_17 0x88
97
98#define APPL_INTR_EN_L1_18 0x90
99#define APPL_INTR_EN_L1_18_CDM_REG_CHK_CMPLT BIT(2)
100#define APPL_INTR_EN_L1_18_CDM_REG_CHK_CMP_ERR BIT(1)
101#define APPL_INTR_EN_L1_18_CDM_REG_CHK_LOGIC_ERR BIT(0)
102
103#define APPL_INTR_STATUS_L1_18 0x94
104#define APPL_INTR_STATUS_L1_18_CDM_REG_CHK_CMPLT BIT(2)
105#define APPL_INTR_STATUS_L1_18_CDM_REG_CHK_CMP_ERR BIT(1)
106#define APPL_INTR_STATUS_L1_18_CDM_REG_CHK_LOGIC_ERR BIT(0)
107
108#define APPL_MSI_CTRL_2 0xB0
109
110#define APPL_LTR_MSG_1 0xC4
111#define LTR_MSG_REQ BIT(15)
112#define LTR_MST_NO_SNOOP_SHIFT 16
113
114#define APPL_LTR_MSG_2 0xC8
115#define APPL_LTR_MSG_2_LTR_MSG_REQ_STATE BIT(3)
116
117#define APPL_LINK_STATUS 0xCC
118#define APPL_LINK_STATUS_RDLH_LINK_UP BIT(0)
119
120#define APPL_DEBUG 0xD0
121#define APPL_DEBUG_PM_LINKST_IN_L2_LAT BIT(21)
122#define APPL_DEBUG_PM_LINKST_IN_L0 0x11
123#define APPL_DEBUG_LTSSM_STATE_MASK GENMASK(8, 3)
124#define APPL_DEBUG_LTSSM_STATE_SHIFT 3
125#define LTSSM_STATE_PRE_DETECT 5
126
127#define APPL_RADM_STATUS 0xE4
128#define APPL_PM_XMT_TURNOFF_STATE BIT(0)
129
130#define APPL_DM_TYPE 0x100
131#define APPL_DM_TYPE_MASK GENMASK(3, 0)
132#define APPL_DM_TYPE_RP 0x4
133#define APPL_DM_TYPE_EP 0x0
134
135#define APPL_CFG_BASE_ADDR 0x104
136#define APPL_CFG_BASE_ADDR_MASK GENMASK(31, 12)
137
138#define APPL_CFG_IATU_DMA_BASE_ADDR 0x108
139#define APPL_CFG_IATU_DMA_BASE_ADDR_MASK GENMASK(31, 18)
140
141#define APPL_CFG_MISC 0x110
142#define APPL_CFG_MISC_SLV_EP_MODE BIT(14)
143#define APPL_CFG_MISC_ARCACHE_MASK GENMASK(13, 10)
144#define APPL_CFG_MISC_ARCACHE_SHIFT 10
145#define APPL_CFG_MISC_ARCACHE_VAL 3
146
147#define APPL_CFG_SLCG_OVERRIDE 0x114
148#define APPL_CFG_SLCG_OVERRIDE_SLCG_EN_MASTER BIT(0)
149
150#define APPL_CAR_RESET_OVRD 0x12C
151#define APPL_CAR_RESET_OVRD_CYA_OVERRIDE_CORE_RST_N BIT(0)
152
153#define IO_BASE_IO_DECODE BIT(0)
154#define IO_BASE_IO_DECODE_BIT8 BIT(8)
155
156#define CFG_PREF_MEM_LIMIT_BASE_MEM_DECODE BIT(0)
157#define CFG_PREF_MEM_LIMIT_BASE_MEM_LIMIT_DECODE BIT(16)
158
159#define CFG_TIMER_CTRL_MAX_FUNC_NUM_OFF 0x718
160#define CFG_TIMER_CTRL_ACK_NAK_SHIFT (19)
161
162#define EVENT_COUNTER_ALL_CLEAR 0x3
163#define EVENT_COUNTER_ENABLE_ALL 0x7
164#define EVENT_COUNTER_ENABLE_SHIFT 2
165#define EVENT_COUNTER_EVENT_SEL_MASK GENMASK(7, 0)
166#define EVENT_COUNTER_EVENT_SEL_SHIFT 16
167#define EVENT_COUNTER_EVENT_Tx_L0S 0x2
168#define EVENT_COUNTER_EVENT_Rx_L0S 0x3
169#define EVENT_COUNTER_EVENT_L1 0x5
170#define EVENT_COUNTER_EVENT_L1_1 0x7
171#define EVENT_COUNTER_EVENT_L1_2 0x8
172#define EVENT_COUNTER_GROUP_SEL_SHIFT 24
173#define EVENT_COUNTER_GROUP_5 0x5
174
175#define PORT_LOGIC_ACK_F_ASPM_CTRL 0x70C
176#define ENTER_ASPM BIT(30)
177#define L0S_ENTRANCE_LAT_SHIFT 24
178#define L0S_ENTRANCE_LAT_MASK GENMASK(26, 24)
179#define L1_ENTRANCE_LAT_SHIFT 27
180#define L1_ENTRANCE_LAT_MASK GENMASK(29, 27)
181#define N_FTS_SHIFT 8
182#define N_FTS_MASK GENMASK(7, 0)
183#define N_FTS_VAL 52
184
185#define PORT_LOGIC_GEN2_CTRL 0x80C
186#define PORT_LOGIC_GEN2_CTRL_DIRECT_SPEED_CHANGE BIT(17)
187#define FTS_MASK GENMASK(7, 0)
188#define FTS_VAL 52
189
190#define PORT_LOGIC_MSI_CTRL_INT_0_EN 0x828
191
192#define GEN3_EQ_CONTROL_OFF 0x8a8
193#define GEN3_EQ_CONTROL_OFF_PSET_REQ_VEC_SHIFT 8
194#define GEN3_EQ_CONTROL_OFF_PSET_REQ_VEC_MASK GENMASK(23, 8)
195#define GEN3_EQ_CONTROL_OFF_FB_MODE_MASK GENMASK(3, 0)
196
197#define GEN3_RELATED_OFF 0x890
198#define GEN3_RELATED_OFF_GEN3_ZRXDC_NONCOMPL BIT(0)
199#define GEN3_RELATED_OFF_GEN3_EQ_DISABLE BIT(16)
200#define GEN3_RELATED_OFF_RATE_SHADOW_SEL_SHIFT 24
201#define GEN3_RELATED_OFF_RATE_SHADOW_SEL_MASK GENMASK(25, 24)
202
203#define PORT_LOGIC_AMBA_ERROR_RESPONSE_DEFAULT 0x8D0
204#define AMBA_ERROR_RESPONSE_CRS_SHIFT 3
205#define AMBA_ERROR_RESPONSE_CRS_MASK GENMASK(1, 0)
206#define AMBA_ERROR_RESPONSE_CRS_OKAY 0
207#define AMBA_ERROR_RESPONSE_CRS_OKAY_FFFFFFFF 1
208#define AMBA_ERROR_RESPONSE_CRS_OKAY_FFFF0001 2
209
210#define PORT_LOGIC_MSIX_DOORBELL 0x948
211
212#define CAP_SPCIE_CAP_OFF 0x154
213#define CAP_SPCIE_CAP_OFF_DSP_TX_PRESET0_MASK GENMASK(3, 0)
214#define CAP_SPCIE_CAP_OFF_USP_TX_PRESET0_MASK GENMASK(11, 8)
215#define CAP_SPCIE_CAP_OFF_USP_TX_PRESET0_SHIFT 8
216
217#define PME_ACK_TIMEOUT 10000
218
219#define LTSSM_TIMEOUT 50000 /* 50ms */
220
221#define GEN3_GEN4_EQ_PRESET_INIT 5
222
223#define GEN1_CORE_CLK_FREQ 62500000
224#define GEN2_CORE_CLK_FREQ 125000000
225#define GEN3_CORE_CLK_FREQ 250000000
226#define GEN4_CORE_CLK_FREQ 500000000
227
228static const unsigned int pcie_gen_freq[] = {
229 GEN1_CORE_CLK_FREQ,
230 GEN2_CORE_CLK_FREQ,
231 GEN3_CORE_CLK_FREQ,
232 GEN4_CORE_CLK_FREQ
233};
234
235static const u32 event_cntr_ctrl_offset[] = {
236 0x1d8,
237 0x1a8,
238 0x1a8,
239 0x1a8,
240 0x1c4,
241 0x1d8
242};
243
244static const u32 event_cntr_data_offset[] = {
245 0x1dc,
246 0x1ac,
247 0x1ac,
248 0x1ac,
249 0x1c8,
250 0x1dc
251};
252
253struct tegra_pcie_dw {
254 struct device *dev;
255 struct resource *appl_res;
256 struct resource *dbi_res;
257 struct resource *atu_dma_res;
258 void __iomem *appl_base;
259 struct clk *core_clk;
260 struct reset_control *core_apb_rst;
261 struct reset_control *core_rst;
262 struct dw_pcie pci;
263 struct tegra_bpmp *bpmp;
264
265 bool supports_clkreq;
266 bool enable_cdm_check;
267 bool link_state;
268 bool update_fc_fixup;
269 u8 init_link_width;
270 u32 msi_ctrl_int;
271 u32 num_lanes;
272 u32 max_speed;
273 u32 cid;
274 u32 cfg_link_cap_l1sub;
275 u32 pcie_cap_base;
276 u32 aspm_cmrt;
277 u32 aspm_pwr_on_t;
278 u32 aspm_l0s_enter_lat;
279
280 struct regulator *pex_ctl_supply;
281 struct regulator *slot_ctl_3v3;
282 struct regulator *slot_ctl_12v;
283
284 unsigned int phy_count;
285 struct phy **phys;
286
287 struct dentry *debugfs;
288};
289
290static inline struct tegra_pcie_dw *to_tegra_pcie(struct dw_pcie *pci)
291{
292 return container_of(pci, struct tegra_pcie_dw, pci);
293}
294
295static inline void appl_writel(struct tegra_pcie_dw *pcie, const u32 value,
296 const u32 reg)
297{
298 writel_relaxed(value, pcie->appl_base + reg);
299}
300
301static inline u32 appl_readl(struct tegra_pcie_dw *pcie, const u32 reg)
302{
303 return readl_relaxed(pcie->appl_base + reg);
304}
305
306struct tegra_pcie_soc {
307 enum dw_pcie_device_mode mode;
308};
309
310static void apply_bad_link_workaround(struct pcie_port *pp)
311{
312 struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
313 struct tegra_pcie_dw *pcie = to_tegra_pcie(pci);
314 u32 current_link_width;
315 u16 val;
316
317 /*
318 * NOTE:- Since this scenario is uncommon and link as such is not
319 * stable anyway, not waiting to confirm if link is really
320 * transitioning to Gen-2 speed
321 */
322 val = dw_pcie_readw_dbi(pci, pcie->pcie_cap_base + PCI_EXP_LNKSTA);
323 if (val & PCI_EXP_LNKSTA_LBMS) {
324 current_link_width = (val & PCI_EXP_LNKSTA_NLW) >>
325 PCI_EXP_LNKSTA_NLW_SHIFT;
326 if (pcie->init_link_width > current_link_width) {
327 dev_warn(pci->dev, "PCIe link is bad, width reduced\n");
328 val = dw_pcie_readw_dbi(pci, pcie->pcie_cap_base +
329 PCI_EXP_LNKCTL2);
330 val &= ~PCI_EXP_LNKCTL2_TLS;
331 val |= PCI_EXP_LNKCTL2_TLS_2_5GT;
332 dw_pcie_writew_dbi(pci, pcie->pcie_cap_base +
333 PCI_EXP_LNKCTL2, val);
334
335 val = dw_pcie_readw_dbi(pci, pcie->pcie_cap_base +
336 PCI_EXP_LNKCTL);
337 val |= PCI_EXP_LNKCTL_RL;
338 dw_pcie_writew_dbi(pci, pcie->pcie_cap_base +
339 PCI_EXP_LNKCTL, val);
340 }
341 }
342}
343
344static irqreturn_t tegra_pcie_rp_irq_handler(struct tegra_pcie_dw *pcie)
345{
346 struct dw_pcie *pci = &pcie->pci;
347 struct pcie_port *pp = &pci->pp;
348 u32 val, tmp;
349 u16 val_w;
350
351 val = appl_readl(pcie, APPL_INTR_STATUS_L0);
352 if (val & APPL_INTR_STATUS_L0_LINK_STATE_INT) {
353 val = appl_readl(pcie, APPL_INTR_STATUS_L1_0_0);
354 if (val & APPL_INTR_STATUS_L1_0_0_LINK_REQ_RST_NOT_CHGED) {
355 appl_writel(pcie, val, APPL_INTR_STATUS_L1_0_0);
356
357 /* SBR & Surprise Link Down WAR */
358 val = appl_readl(pcie, APPL_CAR_RESET_OVRD);
359 val &= ~APPL_CAR_RESET_OVRD_CYA_OVERRIDE_CORE_RST_N;
360 appl_writel(pcie, val, APPL_CAR_RESET_OVRD);
361 udelay(1);
362 val = appl_readl(pcie, APPL_CAR_RESET_OVRD);
363 val |= APPL_CAR_RESET_OVRD_CYA_OVERRIDE_CORE_RST_N;
364 appl_writel(pcie, val, APPL_CAR_RESET_OVRD);
365
366 val = dw_pcie_readl_dbi(pci, PORT_LOGIC_GEN2_CTRL);
367 val |= PORT_LOGIC_GEN2_CTRL_DIRECT_SPEED_CHANGE;
368 dw_pcie_writel_dbi(pci, PORT_LOGIC_GEN2_CTRL, val);
369 }
370 }
371
372 if (val & APPL_INTR_STATUS_L0_INT_INT) {
373 val = appl_readl(pcie, APPL_INTR_STATUS_L1_8_0);
374 if (val & APPL_INTR_STATUS_L1_8_0_AUTO_BW_INT_STS) {
375 appl_writel(pcie,
376 APPL_INTR_STATUS_L1_8_0_AUTO_BW_INT_STS,
377 APPL_INTR_STATUS_L1_8_0);
378 apply_bad_link_workaround(pp);
379 }
380 if (val & APPL_INTR_STATUS_L1_8_0_BW_MGT_INT_STS) {
381 appl_writel(pcie,
382 APPL_INTR_STATUS_L1_8_0_BW_MGT_INT_STS,
383 APPL_INTR_STATUS_L1_8_0);
384
385 val_w = dw_pcie_readw_dbi(pci, pcie->pcie_cap_base +
386 PCI_EXP_LNKSTA);
387 dev_dbg(pci->dev, "Link Speed : Gen-%u\n", val_w &
388 PCI_EXP_LNKSTA_CLS);
389 }
390 }
391
392 val = appl_readl(pcie, APPL_INTR_STATUS_L0);
393 if (val & APPL_INTR_STATUS_L0_CDM_REG_CHK_INT) {
394 val = appl_readl(pcie, APPL_INTR_STATUS_L1_18);
395 tmp = dw_pcie_readl_dbi(pci, PCIE_PL_CHK_REG_CONTROL_STATUS);
396 if (val & APPL_INTR_STATUS_L1_18_CDM_REG_CHK_CMPLT) {
397 dev_info(pci->dev, "CDM check complete\n");
398 tmp |= PCIE_PL_CHK_REG_CHK_REG_COMPLETE;
399 }
400 if (val & APPL_INTR_STATUS_L1_18_CDM_REG_CHK_CMP_ERR) {
401 dev_err(pci->dev, "CDM comparison mismatch\n");
402 tmp |= PCIE_PL_CHK_REG_CHK_REG_COMPARISON_ERROR;
403 }
404 if (val & APPL_INTR_STATUS_L1_18_CDM_REG_CHK_LOGIC_ERR) {
405 dev_err(pci->dev, "CDM Logic error\n");
406 tmp |= PCIE_PL_CHK_REG_CHK_REG_LOGIC_ERROR;
407 }
408 dw_pcie_writel_dbi(pci, PCIE_PL_CHK_REG_CONTROL_STATUS, tmp);
409 tmp = dw_pcie_readl_dbi(pci, PCIE_PL_CHK_REG_ERR_ADDR);
410 dev_err(pci->dev, "CDM Error Address Offset = 0x%08X\n", tmp);
411 }
412
413 return IRQ_HANDLED;
414}
415
416static irqreturn_t tegra_pcie_irq_handler(int irq, void *arg)
417{
418 struct tegra_pcie_dw *pcie = arg;
419
420 return tegra_pcie_rp_irq_handler(pcie);
421}
422
423static int tegra_pcie_dw_rd_own_conf(struct pcie_port *pp, int where, int size,
424 u32 *val)
425{
426 struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
427
428 /*
429 * This is an endpoint mode specific register happen to appear even
430 * when controller is operating in root port mode and system hangs
431 * when it is accessed with link being in ASPM-L1 state.
432 * So skip accessing it altogether
433 */
434 if (where == PORT_LOGIC_MSIX_DOORBELL) {
435 *val = 0x00000000;
436 return PCIBIOS_SUCCESSFUL;
437 }
438
439 return dw_pcie_read(pci->dbi_base + where, size, val);
440}
441
442static int tegra_pcie_dw_wr_own_conf(struct pcie_port *pp, int where, int size,
443 u32 val)
444{
445 struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
446
447 /*
448 * This is an endpoint mode specific register happen to appear even
449 * when controller is operating in root port mode and system hangs
450 * when it is accessed with link being in ASPM-L1 state.
451 * So skip accessing it altogether
452 */
453 if (where == PORT_LOGIC_MSIX_DOORBELL)
454 return PCIBIOS_SUCCESSFUL;
455
456 return dw_pcie_write(pci->dbi_base + where, size, val);
457}
458
459#if defined(CONFIG_PCIEASPM)
460static void disable_aspm_l11(struct tegra_pcie_dw *pcie)
461{
462 u32 val;
463
464 val = dw_pcie_readl_dbi(&pcie->pci, pcie->cfg_link_cap_l1sub);
465 val &= ~PCI_L1SS_CAP_ASPM_L1_1;
466 dw_pcie_writel_dbi(&pcie->pci, pcie->cfg_link_cap_l1sub, val);
467}
468
469static void disable_aspm_l12(struct tegra_pcie_dw *pcie)
470{
471 u32 val;
472
473 val = dw_pcie_readl_dbi(&pcie->pci, pcie->cfg_link_cap_l1sub);
474 val &= ~PCI_L1SS_CAP_ASPM_L1_2;
475 dw_pcie_writel_dbi(&pcie->pci, pcie->cfg_link_cap_l1sub, val);
476}
477
478static inline u32 event_counter_prog(struct tegra_pcie_dw *pcie, u32 event)
479{
480 u32 val;
481
482 val = dw_pcie_readl_dbi(&pcie->pci, event_cntr_ctrl_offset[pcie->cid]);
483 val &= ~(EVENT_COUNTER_EVENT_SEL_MASK << EVENT_COUNTER_EVENT_SEL_SHIFT);
484 val |= EVENT_COUNTER_GROUP_5 << EVENT_COUNTER_GROUP_SEL_SHIFT;
485 val |= event << EVENT_COUNTER_EVENT_SEL_SHIFT;
486 val |= EVENT_COUNTER_ENABLE_ALL << EVENT_COUNTER_ENABLE_SHIFT;
487 dw_pcie_writel_dbi(&pcie->pci, event_cntr_ctrl_offset[pcie->cid], val);
488 val = dw_pcie_readl_dbi(&pcie->pci, event_cntr_data_offset[pcie->cid]);
489
490 return val;
491}
492
493static int aspm_state_cnt(struct seq_file *s, void *data)
494{
495 struct tegra_pcie_dw *pcie = (struct tegra_pcie_dw *)
496 dev_get_drvdata(s->private);
497 u32 val;
498
499 seq_printf(s, "Tx L0s entry count : %u\n",
500 event_counter_prog(pcie, EVENT_COUNTER_EVENT_Tx_L0S));
501
502 seq_printf(s, "Rx L0s entry count : %u\n",
503 event_counter_prog(pcie, EVENT_COUNTER_EVENT_Rx_L0S));
504
505 seq_printf(s, "Link L1 entry count : %u\n",
506 event_counter_prog(pcie, EVENT_COUNTER_EVENT_L1));
507
508 seq_printf(s, "Link L1.1 entry count : %u\n",
509 event_counter_prog(pcie, EVENT_COUNTER_EVENT_L1_1));
510
511 seq_printf(s, "Link L1.2 entry count : %u\n",
512 event_counter_prog(pcie, EVENT_COUNTER_EVENT_L1_2));
513
514 /* Clear all counters */
515 dw_pcie_writel_dbi(&pcie->pci, event_cntr_ctrl_offset[pcie->cid],
516 EVENT_COUNTER_ALL_CLEAR);
517
518 /* Re-enable counting */
519 val = EVENT_COUNTER_ENABLE_ALL << EVENT_COUNTER_ENABLE_SHIFT;
520 val |= EVENT_COUNTER_GROUP_5 << EVENT_COUNTER_GROUP_SEL_SHIFT;
521 dw_pcie_writel_dbi(&pcie->pci, event_cntr_ctrl_offset[pcie->cid], val);
522
523 return 0;
524}
525
526static void init_host_aspm(struct tegra_pcie_dw *pcie)
527{
528 struct dw_pcie *pci = &pcie->pci;
529 u32 val;
530
531 val = dw_pcie_find_ext_capability(pci, PCI_EXT_CAP_ID_L1SS);
532 pcie->cfg_link_cap_l1sub = val + PCI_L1SS_CAP;
533
534 /* Enable ASPM counters */
535 val = EVENT_COUNTER_ENABLE_ALL << EVENT_COUNTER_ENABLE_SHIFT;
536 val |= EVENT_COUNTER_GROUP_5 << EVENT_COUNTER_GROUP_SEL_SHIFT;
537 dw_pcie_writel_dbi(pci, event_cntr_ctrl_offset[pcie->cid], val);
538
539 /* Program T_cmrt and T_pwr_on values */
540 val = dw_pcie_readl_dbi(pci, pcie->cfg_link_cap_l1sub);
541 val &= ~(PCI_L1SS_CAP_CM_RESTORE_TIME | PCI_L1SS_CAP_P_PWR_ON_VALUE);
542 val |= (pcie->aspm_cmrt << 8);
543 val |= (pcie->aspm_pwr_on_t << 19);
544 dw_pcie_writel_dbi(pci, pcie->cfg_link_cap_l1sub, val);
545
546 /* Program L0s and L1 entrance latencies */
547 val = dw_pcie_readl_dbi(pci, PORT_LOGIC_ACK_F_ASPM_CTRL);
548 val &= ~L0S_ENTRANCE_LAT_MASK;
549 val |= (pcie->aspm_l0s_enter_lat << L0S_ENTRANCE_LAT_SHIFT);
550 val |= ENTER_ASPM;
551 dw_pcie_writel_dbi(pci, PORT_LOGIC_ACK_F_ASPM_CTRL, val);
552}
553
554static int init_debugfs(struct tegra_pcie_dw *pcie)
555{
556 struct dentry *d;
557
558 d = debugfs_create_devm_seqfile(pcie->dev, "aspm_state_cnt",
559 pcie->debugfs, aspm_state_cnt);
560 if (IS_ERR_OR_NULL(d))
561 dev_err(pcie->dev,
562 "Failed to create debugfs file \"aspm_state_cnt\"\n");
563
564 return 0;
565}
566#else
567static inline void disable_aspm_l12(struct tegra_pcie_dw *pcie) { return; }
568static inline void disable_aspm_l11(struct tegra_pcie_dw *pcie) { return; }
569static inline void init_host_aspm(struct tegra_pcie_dw *pcie) { return; }
570static inline int init_debugfs(struct tegra_pcie_dw *pcie) { return 0; }
571#endif
572
573static void tegra_pcie_enable_system_interrupts(struct pcie_port *pp)
574{
575 struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
576 struct tegra_pcie_dw *pcie = to_tegra_pcie(pci);
577 u32 val;
578 u16 val_w;
579
580 val = appl_readl(pcie, APPL_INTR_EN_L0_0);
581 val |= APPL_INTR_EN_L0_0_LINK_STATE_INT_EN;
582 appl_writel(pcie, val, APPL_INTR_EN_L0_0);
583
584 val = appl_readl(pcie, APPL_INTR_EN_L1_0_0);
585 val |= APPL_INTR_EN_L1_0_0_LINK_REQ_RST_NOT_INT_EN;
586 appl_writel(pcie, val, APPL_INTR_EN_L1_0_0);
587
588 if (pcie->enable_cdm_check) {
589 val = appl_readl(pcie, APPL_INTR_EN_L0_0);
590 val |= APPL_INTR_EN_L0_0_CDM_REG_CHK_INT_EN;
591 appl_writel(pcie, val, APPL_INTR_EN_L0_0);
592
593 val = appl_readl(pcie, APPL_INTR_EN_L1_18);
594 val |= APPL_INTR_EN_L1_18_CDM_REG_CHK_CMP_ERR;
595 val |= APPL_INTR_EN_L1_18_CDM_REG_CHK_LOGIC_ERR;
596 appl_writel(pcie, val, APPL_INTR_EN_L1_18);
597 }
598
599 val_w = dw_pcie_readw_dbi(&pcie->pci, pcie->pcie_cap_base +
600 PCI_EXP_LNKSTA);
601 pcie->init_link_width = (val_w & PCI_EXP_LNKSTA_NLW) >>
602 PCI_EXP_LNKSTA_NLW_SHIFT;
603
604 val_w = dw_pcie_readw_dbi(&pcie->pci, pcie->pcie_cap_base +
605 PCI_EXP_LNKCTL);
606 val_w |= PCI_EXP_LNKCTL_LBMIE;
607 dw_pcie_writew_dbi(&pcie->pci, pcie->pcie_cap_base + PCI_EXP_LNKCTL,
608 val_w);
609}
610
611static void tegra_pcie_enable_legacy_interrupts(struct pcie_port *pp)
612{
613 struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
614 struct tegra_pcie_dw *pcie = to_tegra_pcie(pci);
615 u32 val;
616
617 /* Enable legacy interrupt generation */
618 val = appl_readl(pcie, APPL_INTR_EN_L0_0);
619 val |= APPL_INTR_EN_L0_0_SYS_INTR_EN;
620 val |= APPL_INTR_EN_L0_0_INT_INT_EN;
621 appl_writel(pcie, val, APPL_INTR_EN_L0_0);
622
623 val = appl_readl(pcie, APPL_INTR_EN_L1_8_0);
624 val |= APPL_INTR_EN_L1_8_INTX_EN;
625 val |= APPL_INTR_EN_L1_8_AUTO_BW_INT_EN;
626 val |= APPL_INTR_EN_L1_8_BW_MGT_INT_EN;
627 if (IS_ENABLED(CONFIG_PCIEAER))
628 val |= APPL_INTR_EN_L1_8_AER_INT_EN;
629 appl_writel(pcie, val, APPL_INTR_EN_L1_8_0);
630}
631
632static void tegra_pcie_enable_msi_interrupts(struct pcie_port *pp)
633{
634 struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
635 struct tegra_pcie_dw *pcie = to_tegra_pcie(pci);
636 u32 val;
637
Googler9398cc32022-12-02 17:21:52 +0800638 /* Enable MSI interrupt generation */
639 val = appl_readl(pcie, APPL_INTR_EN_L0_0);
640 val |= APPL_INTR_EN_L0_0_SYS_MSI_INTR_EN;
641 val |= APPL_INTR_EN_L0_0_MSI_RCV_INT_EN;
642 appl_writel(pcie, val, APPL_INTR_EN_L0_0);
643}
644
645static void tegra_pcie_enable_interrupts(struct pcie_port *pp)
646{
647 struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
648 struct tegra_pcie_dw *pcie = to_tegra_pcie(pci);
649
650 /* Clear interrupt statuses before enabling interrupts */
651 appl_writel(pcie, 0xFFFFFFFF, APPL_INTR_STATUS_L0);
652 appl_writel(pcie, 0xFFFFFFFF, APPL_INTR_STATUS_L1_0_0);
653 appl_writel(pcie, 0xFFFFFFFF, APPL_INTR_STATUS_L1_1);
654 appl_writel(pcie, 0xFFFFFFFF, APPL_INTR_STATUS_L1_2);
655 appl_writel(pcie, 0xFFFFFFFF, APPL_INTR_STATUS_L1_3);
656 appl_writel(pcie, 0xFFFFFFFF, APPL_INTR_STATUS_L1_6);
657 appl_writel(pcie, 0xFFFFFFFF, APPL_INTR_STATUS_L1_7);
658 appl_writel(pcie, 0xFFFFFFFF, APPL_INTR_STATUS_L1_8_0);
659 appl_writel(pcie, 0xFFFFFFFF, APPL_INTR_STATUS_L1_9);
660 appl_writel(pcie, 0xFFFFFFFF, APPL_INTR_STATUS_L1_10);
661 appl_writel(pcie, 0xFFFFFFFF, APPL_INTR_STATUS_L1_11);
662 appl_writel(pcie, 0xFFFFFFFF, APPL_INTR_STATUS_L1_13);
663 appl_writel(pcie, 0xFFFFFFFF, APPL_INTR_STATUS_L1_14);
664 appl_writel(pcie, 0xFFFFFFFF, APPL_INTR_STATUS_L1_15);
665 appl_writel(pcie, 0xFFFFFFFF, APPL_INTR_STATUS_L1_17);
666
667 tegra_pcie_enable_system_interrupts(pp);
668 tegra_pcie_enable_legacy_interrupts(pp);
669 if (IS_ENABLED(CONFIG_PCI_MSI))
670 tegra_pcie_enable_msi_interrupts(pp);
671}
672
673static void config_gen3_gen4_eq_presets(struct tegra_pcie_dw *pcie)
674{
675 struct dw_pcie *pci = &pcie->pci;
676 u32 val, offset, i;
677
678 /* Program init preset */
679 for (i = 0; i < pcie->num_lanes; i++) {
680 dw_pcie_read(pci->dbi_base + CAP_SPCIE_CAP_OFF
681 + (i * 2), 2, &val);
682 val &= ~CAP_SPCIE_CAP_OFF_DSP_TX_PRESET0_MASK;
683 val |= GEN3_GEN4_EQ_PRESET_INIT;
684 val &= ~CAP_SPCIE_CAP_OFF_USP_TX_PRESET0_MASK;
685 val |= (GEN3_GEN4_EQ_PRESET_INIT <<
686 CAP_SPCIE_CAP_OFF_USP_TX_PRESET0_SHIFT);
687 dw_pcie_write(pci->dbi_base + CAP_SPCIE_CAP_OFF
688 + (i * 2), 2, val);
689
690 offset = dw_pcie_find_ext_capability(pci,
691 PCI_EXT_CAP_ID_PL_16GT) +
692 PCI_PL_16GT_LE_CTRL;
693 dw_pcie_read(pci->dbi_base + offset + i, 1, &val);
694 val &= ~PCI_PL_16GT_LE_CTRL_DSP_TX_PRESET_MASK;
695 val |= GEN3_GEN4_EQ_PRESET_INIT;
696 val &= ~PCI_PL_16GT_LE_CTRL_USP_TX_PRESET_MASK;
697 val |= (GEN3_GEN4_EQ_PRESET_INIT <<
698 PCI_PL_16GT_LE_CTRL_USP_TX_PRESET_SHIFT);
699 dw_pcie_write(pci->dbi_base + offset + i, 1, val);
700 }
701
702 val = dw_pcie_readl_dbi(pci, GEN3_RELATED_OFF);
703 val &= ~GEN3_RELATED_OFF_RATE_SHADOW_SEL_MASK;
704 dw_pcie_writel_dbi(pci, GEN3_RELATED_OFF, val);
705
706 val = dw_pcie_readl_dbi(pci, GEN3_EQ_CONTROL_OFF);
707 val &= ~GEN3_EQ_CONTROL_OFF_PSET_REQ_VEC_MASK;
708 val |= (0x3ff << GEN3_EQ_CONTROL_OFF_PSET_REQ_VEC_SHIFT);
709 val &= ~GEN3_EQ_CONTROL_OFF_FB_MODE_MASK;
710 dw_pcie_writel_dbi(pci, GEN3_EQ_CONTROL_OFF, val);
711
712 val = dw_pcie_readl_dbi(pci, GEN3_RELATED_OFF);
713 val &= ~GEN3_RELATED_OFF_RATE_SHADOW_SEL_MASK;
714 val |= (0x1 << GEN3_RELATED_OFF_RATE_SHADOW_SEL_SHIFT);
715 dw_pcie_writel_dbi(pci, GEN3_RELATED_OFF, val);
716
717 val = dw_pcie_readl_dbi(pci, GEN3_EQ_CONTROL_OFF);
718 val &= ~GEN3_EQ_CONTROL_OFF_PSET_REQ_VEC_MASK;
719 val |= (0x360 << GEN3_EQ_CONTROL_OFF_PSET_REQ_VEC_SHIFT);
720 val &= ~GEN3_EQ_CONTROL_OFF_FB_MODE_MASK;
721 dw_pcie_writel_dbi(pci, GEN3_EQ_CONTROL_OFF, val);
722
723 val = dw_pcie_readl_dbi(pci, GEN3_RELATED_OFF);
724 val &= ~GEN3_RELATED_OFF_RATE_SHADOW_SEL_MASK;
725 dw_pcie_writel_dbi(pci, GEN3_RELATED_OFF, val);
726}
727
728static void tegra_pcie_prepare_host(struct pcie_port *pp)
729{
730 struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
731 struct tegra_pcie_dw *pcie = to_tegra_pcie(pci);
732 u32 val;
733
734 val = dw_pcie_readl_dbi(pci, PCI_IO_BASE);
735 val &= ~(IO_BASE_IO_DECODE | IO_BASE_IO_DECODE_BIT8);
736 dw_pcie_writel_dbi(pci, PCI_IO_BASE, val);
737
738 val = dw_pcie_readl_dbi(pci, PCI_PREF_MEMORY_BASE);
739 val |= CFG_PREF_MEM_LIMIT_BASE_MEM_DECODE;
740 val |= CFG_PREF_MEM_LIMIT_BASE_MEM_LIMIT_DECODE;
741 dw_pcie_writel_dbi(pci, PCI_PREF_MEMORY_BASE, val);
742
743 dw_pcie_writel_dbi(pci, PCI_BASE_ADDRESS_0, 0);
744
745 /* Configure FTS */
746 val = dw_pcie_readl_dbi(pci, PORT_LOGIC_ACK_F_ASPM_CTRL);
747 val &= ~(N_FTS_MASK << N_FTS_SHIFT);
748 val |= N_FTS_VAL << N_FTS_SHIFT;
749 dw_pcie_writel_dbi(pci, PORT_LOGIC_ACK_F_ASPM_CTRL, val);
750
751 val = dw_pcie_readl_dbi(pci, PORT_LOGIC_GEN2_CTRL);
752 val &= ~FTS_MASK;
753 val |= FTS_VAL;
754 dw_pcie_writel_dbi(pci, PORT_LOGIC_GEN2_CTRL, val);
755
756 /* Enable as 0xFFFF0001 response for CRS */
757 val = dw_pcie_readl_dbi(pci, PORT_LOGIC_AMBA_ERROR_RESPONSE_DEFAULT);
758 val &= ~(AMBA_ERROR_RESPONSE_CRS_MASK << AMBA_ERROR_RESPONSE_CRS_SHIFT);
759 val |= (AMBA_ERROR_RESPONSE_CRS_OKAY_FFFF0001 <<
760 AMBA_ERROR_RESPONSE_CRS_SHIFT);
761 dw_pcie_writel_dbi(pci, PORT_LOGIC_AMBA_ERROR_RESPONSE_DEFAULT, val);
762
763 /* Configure Max Speed from DT */
764 if (pcie->max_speed && pcie->max_speed != -EINVAL) {
765 val = dw_pcie_readl_dbi(pci, pcie->pcie_cap_base +
766 PCI_EXP_LNKCAP);
767 val &= ~PCI_EXP_LNKCAP_SLS;
768 val |= pcie->max_speed;
769 dw_pcie_writel_dbi(pci, pcie->pcie_cap_base + PCI_EXP_LNKCAP,
770 val);
771 }
772
773 /* Configure Max lane width from DT */
774 val = dw_pcie_readl_dbi(pci, pcie->pcie_cap_base + PCI_EXP_LNKCAP);
775 val &= ~PCI_EXP_LNKCAP_MLW;
776 val |= (pcie->num_lanes << PCI_EXP_LNKSTA_NLW_SHIFT);
777 dw_pcie_writel_dbi(pci, pcie->pcie_cap_base + PCI_EXP_LNKCAP, val);
778
779 config_gen3_gen4_eq_presets(pcie);
780
781 init_host_aspm(pcie);
782
783 val = dw_pcie_readl_dbi(pci, GEN3_RELATED_OFF);
784 val &= ~GEN3_RELATED_OFF_GEN3_ZRXDC_NONCOMPL;
785 dw_pcie_writel_dbi(pci, GEN3_RELATED_OFF, val);
786
787 if (pcie->update_fc_fixup) {
788 val = dw_pcie_readl_dbi(pci, CFG_TIMER_CTRL_MAX_FUNC_NUM_OFF);
789 val |= 0x1 << CFG_TIMER_CTRL_ACK_NAK_SHIFT;
790 dw_pcie_writel_dbi(pci, CFG_TIMER_CTRL_MAX_FUNC_NUM_OFF, val);
791 }
792
793 dw_pcie_setup_rc(pp);
794
795 clk_set_rate(pcie->core_clk, GEN4_CORE_CLK_FREQ);
796
797 /* Assert RST */
798 val = appl_readl(pcie, APPL_PINMUX);
799 val &= ~APPL_PINMUX_PEX_RST;
800 appl_writel(pcie, val, APPL_PINMUX);
801
802 usleep_range(100, 200);
803
804 /* Enable LTSSM */
805 val = appl_readl(pcie, APPL_CTRL);
806 val |= APPL_CTRL_LTSSM_EN;
807 appl_writel(pcie, val, APPL_CTRL);
808
809 /* De-assert RST */
810 val = appl_readl(pcie, APPL_PINMUX);
811 val |= APPL_PINMUX_PEX_RST;
812 appl_writel(pcie, val, APPL_PINMUX);
813
814 msleep(100);
815}
816
817static int tegra_pcie_dw_host_init(struct pcie_port *pp)
818{
819 struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
820 struct tegra_pcie_dw *pcie = to_tegra_pcie(pci);
821 u32 val, tmp, offset, speed;
822
823 tegra_pcie_prepare_host(pp);
824
825 if (dw_pcie_wait_for_link(pci)) {
826 /*
827 * There are some endpoints which can't get the link up if
828 * root port has Data Link Feature (DLF) enabled.
829 * Refer Spec rev 4.0 ver 1.0 sec 3.4.2 & 7.7.4 for more info
830 * on Scaled Flow Control and DLF.
831 * So, need to confirm that is indeed the case here and attempt
832 * link up once again with DLF disabled.
833 */
834 val = appl_readl(pcie, APPL_DEBUG);
835 val &= APPL_DEBUG_LTSSM_STATE_MASK;
836 val >>= APPL_DEBUG_LTSSM_STATE_SHIFT;
837 tmp = appl_readl(pcie, APPL_LINK_STATUS);
838 tmp &= APPL_LINK_STATUS_RDLH_LINK_UP;
839 if (!(val == 0x11 && !tmp)) {
840 /* Link is down for all good reasons */
841 return 0;
842 }
843
844 dev_info(pci->dev, "Link is down in DLL");
845 dev_info(pci->dev, "Trying again with DLFE disabled\n");
846 /* Disable LTSSM */
847 val = appl_readl(pcie, APPL_CTRL);
848 val &= ~APPL_CTRL_LTSSM_EN;
849 appl_writel(pcie, val, APPL_CTRL);
850
851 reset_control_assert(pcie->core_rst);
852 reset_control_deassert(pcie->core_rst);
853
854 offset = dw_pcie_find_ext_capability(pci, PCI_EXT_CAP_ID_DLF);
855 val = dw_pcie_readl_dbi(pci, offset + PCI_DLF_CAP);
856 val &= ~PCI_DLF_EXCHANGE_ENABLE;
857 dw_pcie_writel_dbi(pci, offset, val);
858
859 tegra_pcie_prepare_host(pp);
860
861 if (dw_pcie_wait_for_link(pci))
862 return 0;
863 }
864
865 speed = dw_pcie_readw_dbi(pci, pcie->pcie_cap_base + PCI_EXP_LNKSTA) &
866 PCI_EXP_LNKSTA_CLS;
867 clk_set_rate(pcie->core_clk, pcie_gen_freq[speed - 1]);
868
869 tegra_pcie_enable_interrupts(pp);
870
871 return 0;
872}
873
874static int tegra_pcie_dw_link_up(struct dw_pcie *pci)
875{
876 struct tegra_pcie_dw *pcie = to_tegra_pcie(pci);
877 u32 val = dw_pcie_readw_dbi(pci, pcie->pcie_cap_base + PCI_EXP_LNKSTA);
878
879 return !!(val & PCI_EXP_LNKSTA_DLLLA);
880}
881
882static void tegra_pcie_set_msi_vec_num(struct pcie_port *pp)
883{
884 pp->num_vectors = MAX_MSI_IRQS;
885}
886
887static const struct dw_pcie_ops tegra_dw_pcie_ops = {
888 .link_up = tegra_pcie_dw_link_up,
889};
890
891static struct dw_pcie_host_ops tegra_pcie_dw_host_ops = {
892 .rd_own_conf = tegra_pcie_dw_rd_own_conf,
893 .wr_own_conf = tegra_pcie_dw_wr_own_conf,
894 .host_init = tegra_pcie_dw_host_init,
895 .set_num_vectors = tegra_pcie_set_msi_vec_num,
896};
897
898static void tegra_pcie_disable_phy(struct tegra_pcie_dw *pcie)
899{
900 unsigned int phy_count = pcie->phy_count;
901
902 while (phy_count--) {
903 phy_power_off(pcie->phys[phy_count]);
904 phy_exit(pcie->phys[phy_count]);
905 }
906}
907
908static int tegra_pcie_enable_phy(struct tegra_pcie_dw *pcie)
909{
910 unsigned int i;
911 int ret;
912
913 for (i = 0; i < pcie->phy_count; i++) {
914 ret = phy_init(pcie->phys[i]);
915 if (ret < 0)
916 goto phy_power_off;
917
918 ret = phy_power_on(pcie->phys[i]);
919 if (ret < 0)
920 goto phy_exit;
921 }
922
923 return 0;
924
925phy_power_off:
926 while (i--) {
927 phy_power_off(pcie->phys[i]);
928phy_exit:
929 phy_exit(pcie->phys[i]);
930 }
931
932 return ret;
933}
934
935static int tegra_pcie_dw_parse_dt(struct tegra_pcie_dw *pcie)
936{
937 struct device_node *np = pcie->dev->of_node;
938 int ret;
939
940 ret = of_property_read_u32(np, "nvidia,aspm-cmrt-us", &pcie->aspm_cmrt);
941 if (ret < 0) {
942 dev_info(pcie->dev, "Failed to read ASPM T_cmrt: %d\n", ret);
943 return ret;
944 }
945
946 ret = of_property_read_u32(np, "nvidia,aspm-pwr-on-t-us",
947 &pcie->aspm_pwr_on_t);
948 if (ret < 0)
949 dev_info(pcie->dev, "Failed to read ASPM Power On time: %d\n",
950 ret);
951
952 ret = of_property_read_u32(np, "nvidia,aspm-l0s-entrance-latency-us",
953 &pcie->aspm_l0s_enter_lat);
954 if (ret < 0)
955 dev_info(pcie->dev,
956 "Failed to read ASPM L0s Entrance latency: %d\n", ret);
957
958 ret = of_property_read_u32(np, "num-lanes", &pcie->num_lanes);
959 if (ret < 0) {
960 dev_err(pcie->dev, "Failed to read num-lanes: %d\n", ret);
961 return ret;
962 }
963
964 pcie->max_speed = of_pci_get_max_link_speed(np);
965
966 ret = of_property_read_u32_index(np, "nvidia,bpmp", 1, &pcie->cid);
967 if (ret) {
968 dev_err(pcie->dev, "Failed to read Controller-ID: %d\n", ret);
969 return ret;
970 }
971
972 ret = of_property_count_strings(np, "phy-names");
973 if (ret < 0) {
974 dev_err(pcie->dev, "Failed to find PHY entries: %d\n",
975 ret);
976 return ret;
977 }
978 pcie->phy_count = ret;
979
980 if (of_property_read_bool(np, "nvidia,update-fc-fixup"))
981 pcie->update_fc_fixup = true;
982
983 pcie->supports_clkreq =
984 of_property_read_bool(pcie->dev->of_node, "supports-clkreq");
985
986 pcie->enable_cdm_check =
987 of_property_read_bool(np, "snps,enable-cdm-check");
988
989 return 0;
990}
991
992static int tegra_pcie_bpmp_set_ctrl_state(struct tegra_pcie_dw *pcie,
993 bool enable)
994{
995 struct mrq_uphy_response resp;
996 struct tegra_bpmp_message msg;
997 struct mrq_uphy_request req;
998
999 /* Controller-5 doesn't need to have its state set by BPMP-FW */
1000 if (pcie->cid == 5)
1001 return 0;
1002
1003 memset(&req, 0, sizeof(req));
1004 memset(&resp, 0, sizeof(resp));
1005
1006 req.cmd = CMD_UPHY_PCIE_CONTROLLER_STATE;
1007 req.controller_state.pcie_controller = pcie->cid;
1008 req.controller_state.enable = enable;
1009
1010 memset(&msg, 0, sizeof(msg));
1011 msg.mrq = MRQ_UPHY;
1012 msg.tx.data = &req;
1013 msg.tx.size = sizeof(req);
1014 msg.rx.data = &resp;
1015 msg.rx.size = sizeof(resp);
1016
1017 return tegra_bpmp_transfer(pcie->bpmp, &msg);
1018}
1019
1020static void tegra_pcie_downstream_dev_to_D0(struct tegra_pcie_dw *pcie)
1021{
1022 struct pcie_port *pp = &pcie->pci.pp;
1023 struct pci_bus *child, *root_bus = NULL;
1024 struct pci_dev *pdev;
1025
1026 /*
1027 * link doesn't go into L2 state with some of the endpoints with Tegra
1028 * if they are not in D0 state. So, need to make sure that immediate
1029 * downstream devices are in D0 state before sending PME_TurnOff to put
1030 * link into L2 state.
1031 * This is as per PCI Express Base r4.0 v1.0 September 27-2017,
1032 * 5.2 Link State Power Management (Page #428).
1033 */
1034
1035 list_for_each_entry(child, &pp->root_bus->children, node) {
1036 /* Bring downstream devices to D0 if they are not already in */
1037 if (child->parent == pp->root_bus) {
1038 root_bus = child;
1039 break;
1040 }
1041 }
1042
1043 if (!root_bus) {
1044 dev_err(pcie->dev, "Failed to find downstream devices\n");
1045 return;
1046 }
1047
1048 list_for_each_entry(pdev, &root_bus->devices, bus_list) {
1049 if (PCI_SLOT(pdev->devfn) == 0) {
1050 if (pci_set_power_state(pdev, PCI_D0))
1051 dev_err(pcie->dev,
1052 "Failed to transition %s to D0 state\n",
1053 dev_name(&pdev->dev));
1054 }
1055 }
1056}
1057
1058static int tegra_pcie_get_slot_regulators(struct tegra_pcie_dw *pcie)
1059{
1060 pcie->slot_ctl_3v3 = devm_regulator_get_optional(pcie->dev, "vpcie3v3");
1061 if (IS_ERR(pcie->slot_ctl_3v3)) {
1062 if (PTR_ERR(pcie->slot_ctl_3v3) != -ENODEV)
1063 return PTR_ERR(pcie->slot_ctl_3v3);
1064
1065 pcie->slot_ctl_3v3 = NULL;
1066 }
1067
1068 pcie->slot_ctl_12v = devm_regulator_get_optional(pcie->dev, "vpcie12v");
1069 if (IS_ERR(pcie->slot_ctl_12v)) {
1070 if (PTR_ERR(pcie->slot_ctl_12v) != -ENODEV)
1071 return PTR_ERR(pcie->slot_ctl_12v);
1072
1073 pcie->slot_ctl_12v = NULL;
1074 }
1075
1076 return 0;
1077}
1078
1079static int tegra_pcie_enable_slot_regulators(struct tegra_pcie_dw *pcie)
1080{
1081 int ret;
1082
1083 if (pcie->slot_ctl_3v3) {
1084 ret = regulator_enable(pcie->slot_ctl_3v3);
1085 if (ret < 0) {
1086 dev_err(pcie->dev,
1087 "Failed to enable 3.3V slot supply: %d\n", ret);
1088 return ret;
1089 }
1090 }
1091
1092 if (pcie->slot_ctl_12v) {
1093 ret = regulator_enable(pcie->slot_ctl_12v);
1094 if (ret < 0) {
1095 dev_err(pcie->dev,
1096 "Failed to enable 12V slot supply: %d\n", ret);
1097 goto fail_12v_enable;
1098 }
1099 }
1100
1101 /*
1102 * According to PCI Express Card Electromechanical Specification
1103 * Revision 1.1, Table-2.4, T_PVPERL (Power stable to PERST# inactive)
1104 * should be a minimum of 100ms.
1105 */
1106 if (pcie->slot_ctl_3v3 || pcie->slot_ctl_12v)
1107 msleep(100);
1108
1109 return 0;
1110
1111fail_12v_enable:
1112 if (pcie->slot_ctl_3v3)
1113 regulator_disable(pcie->slot_ctl_3v3);
1114 return ret;
1115}
1116
1117static void tegra_pcie_disable_slot_regulators(struct tegra_pcie_dw *pcie)
1118{
1119 if (pcie->slot_ctl_12v)
1120 regulator_disable(pcie->slot_ctl_12v);
1121 if (pcie->slot_ctl_3v3)
1122 regulator_disable(pcie->slot_ctl_3v3);
1123}
1124
1125static int tegra_pcie_config_controller(struct tegra_pcie_dw *pcie,
1126 bool en_hw_hot_rst)
1127{
1128 int ret;
1129 u32 val;
1130
1131 ret = tegra_pcie_bpmp_set_ctrl_state(pcie, true);
1132 if (ret) {
1133 dev_err(pcie->dev,
1134 "Failed to enable controller %u: %d\n", pcie->cid, ret);
1135 return ret;
1136 }
1137
1138 ret = tegra_pcie_enable_slot_regulators(pcie);
1139 if (ret < 0)
1140 goto fail_slot_reg_en;
1141
1142 ret = regulator_enable(pcie->pex_ctl_supply);
1143 if (ret < 0) {
1144 dev_err(pcie->dev, "Failed to enable regulator: %d\n", ret);
1145 goto fail_reg_en;
1146 }
1147
1148 ret = clk_prepare_enable(pcie->core_clk);
1149 if (ret) {
1150 dev_err(pcie->dev, "Failed to enable core clock: %d\n", ret);
1151 goto fail_core_clk;
1152 }
1153
1154 ret = reset_control_deassert(pcie->core_apb_rst);
1155 if (ret) {
1156 dev_err(pcie->dev, "Failed to deassert core APB reset: %d\n",
1157 ret);
1158 goto fail_core_apb_rst;
1159 }
1160
1161 if (en_hw_hot_rst) {
1162 /* Enable HW_HOT_RST mode */
1163 val = appl_readl(pcie, APPL_CTRL);
1164 val &= ~(APPL_CTRL_HW_HOT_RST_MODE_MASK <<
1165 APPL_CTRL_HW_HOT_RST_MODE_SHIFT);
1166 val |= APPL_CTRL_HW_HOT_RST_EN;
1167 appl_writel(pcie, val, APPL_CTRL);
1168 }
1169
1170 ret = tegra_pcie_enable_phy(pcie);
1171 if (ret) {
1172 dev_err(pcie->dev, "Failed to enable PHY: %d\n", ret);
1173 goto fail_phy;
1174 }
1175
1176 /* Update CFG base address */
1177 appl_writel(pcie, pcie->dbi_res->start & APPL_CFG_BASE_ADDR_MASK,
1178 APPL_CFG_BASE_ADDR);
1179
1180 /* Configure this core for RP mode operation */
1181 appl_writel(pcie, APPL_DM_TYPE_RP, APPL_DM_TYPE);
1182
1183 appl_writel(pcie, 0x0, APPL_CFG_SLCG_OVERRIDE);
1184
1185 val = appl_readl(pcie, APPL_CTRL);
1186 appl_writel(pcie, val | APPL_CTRL_SYS_PRE_DET_STATE, APPL_CTRL);
1187
1188 val = appl_readl(pcie, APPL_CFG_MISC);
1189 val |= (APPL_CFG_MISC_ARCACHE_VAL << APPL_CFG_MISC_ARCACHE_SHIFT);
1190 appl_writel(pcie, val, APPL_CFG_MISC);
1191
1192 if (!pcie->supports_clkreq) {
1193 val = appl_readl(pcie, APPL_PINMUX);
1194 val |= APPL_PINMUX_CLKREQ_OUT_OVRD_EN;
1195 val |= APPL_PINMUX_CLKREQ_OUT_OVRD;
1196 appl_writel(pcie, val, APPL_PINMUX);
1197 }
1198
1199 /* Update iATU_DMA base address */
1200 appl_writel(pcie,
1201 pcie->atu_dma_res->start & APPL_CFG_IATU_DMA_BASE_ADDR_MASK,
1202 APPL_CFG_IATU_DMA_BASE_ADDR);
1203
1204 reset_control_deassert(pcie->core_rst);
1205
1206 pcie->pcie_cap_base = dw_pcie_find_capability(&pcie->pci,
1207 PCI_CAP_ID_EXP);
1208
1209 /* Disable ASPM-L1SS advertisement as there is no CLKREQ routing */
1210 if (!pcie->supports_clkreq) {
1211 disable_aspm_l11(pcie);
1212 disable_aspm_l12(pcie);
1213 }
1214
1215 return ret;
1216
1217fail_phy:
1218 reset_control_assert(pcie->core_apb_rst);
1219fail_core_apb_rst:
1220 clk_disable_unprepare(pcie->core_clk);
1221fail_core_clk:
1222 regulator_disable(pcie->pex_ctl_supply);
1223fail_reg_en:
1224 tegra_pcie_disable_slot_regulators(pcie);
1225fail_slot_reg_en:
1226 tegra_pcie_bpmp_set_ctrl_state(pcie, false);
1227
1228 return ret;
1229}
1230
1231static int __deinit_controller(struct tegra_pcie_dw *pcie)
1232{
1233 int ret;
1234
1235 ret = reset_control_assert(pcie->core_rst);
1236 if (ret) {
1237 dev_err(pcie->dev, "Failed to assert \"core\" reset: %d\n",
1238 ret);
1239 return ret;
1240 }
1241
1242 tegra_pcie_disable_phy(pcie);
1243
1244 ret = reset_control_assert(pcie->core_apb_rst);
1245 if (ret) {
1246 dev_err(pcie->dev, "Failed to assert APB reset: %d\n", ret);
1247 return ret;
1248 }
1249
1250 clk_disable_unprepare(pcie->core_clk);
1251
1252 ret = regulator_disable(pcie->pex_ctl_supply);
1253 if (ret) {
1254 dev_err(pcie->dev, "Failed to disable regulator: %d\n", ret);
1255 return ret;
1256 }
1257
1258 tegra_pcie_disable_slot_regulators(pcie);
1259
1260 ret = tegra_pcie_bpmp_set_ctrl_state(pcie, false);
1261 if (ret) {
1262 dev_err(pcie->dev, "Failed to disable controller %d: %d\n",
1263 pcie->cid, ret);
1264 return ret;
1265 }
1266
1267 return ret;
1268}
1269
1270static int tegra_pcie_init_controller(struct tegra_pcie_dw *pcie)
1271{
1272 struct dw_pcie *pci = &pcie->pci;
1273 struct pcie_port *pp = &pci->pp;
1274 int ret;
1275
1276 ret = tegra_pcie_config_controller(pcie, false);
1277 if (ret < 0)
1278 return ret;
1279
1280 pp->ops = &tegra_pcie_dw_host_ops;
1281
1282 ret = dw_pcie_host_init(pp);
1283 if (ret < 0) {
1284 dev_err(pcie->dev, "Failed to add PCIe port: %d\n", ret);
1285 goto fail_host_init;
1286 }
1287
1288 return 0;
1289
1290fail_host_init:
1291 return __deinit_controller(pcie);
1292}
1293
1294static int tegra_pcie_try_link_l2(struct tegra_pcie_dw *pcie)
1295{
1296 u32 val;
1297
1298 if (!tegra_pcie_dw_link_up(&pcie->pci))
1299 return 0;
1300
1301 val = appl_readl(pcie, APPL_RADM_STATUS);
1302 val |= APPL_PM_XMT_TURNOFF_STATE;
1303 appl_writel(pcie, val, APPL_RADM_STATUS);
1304
1305 return readl_poll_timeout_atomic(pcie->appl_base + APPL_DEBUG, val,
1306 val & APPL_DEBUG_PM_LINKST_IN_L2_LAT,
1307 1, PME_ACK_TIMEOUT);
1308}
1309
1310static void tegra_pcie_dw_pme_turnoff(struct tegra_pcie_dw *pcie)
1311{
1312 u32 data;
1313 int err;
1314
1315 if (!tegra_pcie_dw_link_up(&pcie->pci)) {
1316 dev_dbg(pcie->dev, "PCIe link is not up...!\n");
1317 return;
1318 }
1319
1320 if (tegra_pcie_try_link_l2(pcie)) {
1321 dev_info(pcie->dev, "Link didn't transition to L2 state\n");
1322 /*
1323 * TX lane clock freq will reset to Gen1 only if link is in L2
1324 * or detect state.
1325 * So apply pex_rst to end point to force RP to go into detect
1326 * state
1327 */
1328 data = appl_readl(pcie, APPL_PINMUX);
1329 data &= ~APPL_PINMUX_PEX_RST;
1330 appl_writel(pcie, data, APPL_PINMUX);
1331
1332 err = readl_poll_timeout_atomic(pcie->appl_base + APPL_DEBUG,
1333 data,
1334 ((data &
1335 APPL_DEBUG_LTSSM_STATE_MASK) >>
1336 APPL_DEBUG_LTSSM_STATE_SHIFT) ==
1337 LTSSM_STATE_PRE_DETECT,
1338 1, LTSSM_TIMEOUT);
1339 if (err) {
1340 dev_info(pcie->dev, "Link didn't go to detect state\n");
1341 } else {
1342 /* Disable LTSSM after link is in detect state */
1343 data = appl_readl(pcie, APPL_CTRL);
1344 data &= ~APPL_CTRL_LTSSM_EN;
1345 appl_writel(pcie, data, APPL_CTRL);
1346 }
1347 }
1348 /*
1349 * DBI registers may not be accessible after this as PLL-E would be
1350 * down depending on how CLKREQ is pulled by end point
1351 */
1352 data = appl_readl(pcie, APPL_PINMUX);
1353 data |= (APPL_PINMUX_CLKREQ_OVERRIDE_EN | APPL_PINMUX_CLKREQ_OVERRIDE);
1354 /* Cut REFCLK to slot */
1355 data |= APPL_PINMUX_CLK_OUTPUT_IN_OVERRIDE_EN;
1356 data &= ~APPL_PINMUX_CLK_OUTPUT_IN_OVERRIDE;
1357 appl_writel(pcie, data, APPL_PINMUX);
1358}
1359
1360static int tegra_pcie_deinit_controller(struct tegra_pcie_dw *pcie)
1361{
1362 tegra_pcie_downstream_dev_to_D0(pcie);
1363 dw_pcie_host_deinit(&pcie->pci.pp);
1364 tegra_pcie_dw_pme_turnoff(pcie);
1365
1366 return __deinit_controller(pcie);
1367}
1368
1369static int tegra_pcie_config_rp(struct tegra_pcie_dw *pcie)
1370{
1371 struct pcie_port *pp = &pcie->pci.pp;
1372 struct device *dev = pcie->dev;
1373 char *name;
1374 int ret;
1375
Googler9398cc32022-12-02 17:21:52 +08001376 pm_runtime_enable(dev);
1377
1378 ret = pm_runtime_get_sync(dev);
1379 if (ret < 0) {
1380 dev_err(dev, "Failed to get runtime sync for PCIe dev: %d\n",
1381 ret);
1382 goto fail_pm_get_sync;
1383 }
1384
1385 ret = pinctrl_pm_select_default_state(dev);
1386 if (ret < 0) {
1387 dev_err(dev, "Failed to configure sideband pins: %d\n", ret);
1388 goto fail_pm_get_sync;
1389 }
1390
1391 tegra_pcie_init_controller(pcie);
1392
1393 pcie->link_state = tegra_pcie_dw_link_up(&pcie->pci);
1394 if (!pcie->link_state) {
1395 ret = -ENOMEDIUM;
1396 goto fail_host_init;
1397 }
1398
1399 name = devm_kasprintf(dev, GFP_KERNEL, "%pOFP", dev->of_node);
1400 if (!name) {
1401 ret = -ENOMEM;
1402 goto fail_host_init;
1403 }
1404
1405 pcie->debugfs = debugfs_create_dir(name, NULL);
1406 if (!pcie->debugfs)
1407 dev_err(dev, "Failed to create debugfs\n");
1408 else
1409 init_debugfs(pcie);
1410
1411 return ret;
1412
1413fail_host_init:
1414 tegra_pcie_deinit_controller(pcie);
1415fail_pm_get_sync:
1416 pm_runtime_put_sync(dev);
1417 pm_runtime_disable(dev);
1418 return ret;
1419}
1420
1421static int tegra_pcie_dw_probe(struct platform_device *pdev)
1422{
1423 struct device *dev = &pdev->dev;
1424 struct resource *atu_dma_res;
1425 struct tegra_pcie_dw *pcie;
1426 struct resource *dbi_res;
1427 struct pcie_port *pp;
1428 struct dw_pcie *pci;
1429 struct phy **phys;
1430 char *name;
1431 int ret;
1432 u32 i;
1433
1434 pcie = devm_kzalloc(dev, sizeof(*pcie), GFP_KERNEL);
1435 if (!pcie)
1436 return -ENOMEM;
1437
1438 pci = &pcie->pci;
1439 pci->dev = &pdev->dev;
1440 pci->ops = &tegra_dw_pcie_ops;
1441 pp = &pci->pp;
1442 pcie->dev = &pdev->dev;
1443
1444 ret = tegra_pcie_dw_parse_dt(pcie);
1445 if (ret < 0) {
1446 dev_err(dev, "Failed to parse device tree: %d\n", ret);
1447 return ret;
1448 }
1449
1450 ret = tegra_pcie_get_slot_regulators(pcie);
1451 if (ret < 0) {
1452 dev_err(dev, "Failed to get slot regulators: %d\n", ret);
1453 return ret;
1454 }
1455
1456 pcie->pex_ctl_supply = devm_regulator_get(dev, "vddio-pex-ctl");
1457 if (IS_ERR(pcie->pex_ctl_supply)) {
1458 ret = PTR_ERR(pcie->pex_ctl_supply);
1459 if (ret != -EPROBE_DEFER)
1460 dev_err(dev, "Failed to get regulator: %ld\n",
1461 PTR_ERR(pcie->pex_ctl_supply));
1462 return ret;
1463 }
1464
1465 pcie->core_clk = devm_clk_get(dev, "core");
1466 if (IS_ERR(pcie->core_clk)) {
1467 dev_err(dev, "Failed to get core clock: %ld\n",
1468 PTR_ERR(pcie->core_clk));
1469 return PTR_ERR(pcie->core_clk);
1470 }
1471
1472 pcie->appl_res = platform_get_resource_byname(pdev, IORESOURCE_MEM,
1473 "appl");
1474 if (!pcie->appl_res) {
1475 dev_err(dev, "Failed to find \"appl\" region\n");
1476 return -ENODEV;
1477 }
1478
1479 pcie->appl_base = devm_ioremap_resource(dev, pcie->appl_res);
1480 if (IS_ERR(pcie->appl_base))
1481 return PTR_ERR(pcie->appl_base);
1482
1483 pcie->core_apb_rst = devm_reset_control_get(dev, "apb");
1484 if (IS_ERR(pcie->core_apb_rst)) {
1485 dev_err(dev, "Failed to get APB reset: %ld\n",
1486 PTR_ERR(pcie->core_apb_rst));
1487 return PTR_ERR(pcie->core_apb_rst);
1488 }
1489
1490 phys = devm_kcalloc(dev, pcie->phy_count, sizeof(*phys), GFP_KERNEL);
1491 if (!phys)
1492 return -ENOMEM;
1493
1494 for (i = 0; i < pcie->phy_count; i++) {
1495 name = kasprintf(GFP_KERNEL, "p2u-%u", i);
1496 if (!name) {
1497 dev_err(dev, "Failed to create P2U string\n");
1498 return -ENOMEM;
1499 }
1500 phys[i] = devm_phy_get(dev, name);
1501 kfree(name);
1502 if (IS_ERR(phys[i])) {
1503 ret = PTR_ERR(phys[i]);
1504 if (ret != -EPROBE_DEFER)
1505 dev_err(dev, "Failed to get PHY: %d\n", ret);
1506 return ret;
1507 }
1508 }
1509
1510 pcie->phys = phys;
1511
1512 dbi_res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dbi");
1513 if (!dbi_res) {
1514 dev_err(dev, "Failed to find \"dbi\" region\n");
1515 return -ENODEV;
1516 }
1517 pcie->dbi_res = dbi_res;
1518
1519 pci->dbi_base = devm_ioremap_resource(dev, dbi_res);
1520 if (IS_ERR(pci->dbi_base))
1521 return PTR_ERR(pci->dbi_base);
1522
1523 /* Tegra HW locates DBI2 at a fixed offset from DBI */
1524 pci->dbi_base2 = pci->dbi_base + 0x1000;
1525
1526 atu_dma_res = platform_get_resource_byname(pdev, IORESOURCE_MEM,
1527 "atu_dma");
1528 if (!atu_dma_res) {
1529 dev_err(dev, "Failed to find \"atu_dma\" region\n");
1530 return -ENODEV;
1531 }
1532 pcie->atu_dma_res = atu_dma_res;
1533
1534 pci->atu_base = devm_ioremap_resource(dev, atu_dma_res);
1535 if (IS_ERR(pci->atu_base))
1536 return PTR_ERR(pci->atu_base);
1537
1538 pcie->core_rst = devm_reset_control_get(dev, "core");
1539 if (IS_ERR(pcie->core_rst)) {
1540 dev_err(dev, "Failed to get core reset: %ld\n",
1541 PTR_ERR(pcie->core_rst));
1542 return PTR_ERR(pcie->core_rst);
1543 }
1544
1545 pp->irq = platform_get_irq_byname(pdev, "intr");
1546 if (!pp->irq) {
1547 dev_err(dev, "Failed to get \"intr\" interrupt\n");
1548 return -ENODEV;
1549 }
1550
1551 ret = devm_request_irq(dev, pp->irq, tegra_pcie_irq_handler,
1552 IRQF_SHARED, "tegra-pcie-intr", pcie);
1553 if (ret) {
1554 dev_err(dev, "Failed to request IRQ %d: %d\n", pp->irq, ret);
1555 return ret;
1556 }
1557
1558 pcie->bpmp = tegra_bpmp_get(dev);
1559 if (IS_ERR(pcie->bpmp))
1560 return PTR_ERR(pcie->bpmp);
1561
1562 platform_set_drvdata(pdev, pcie);
1563
1564 ret = tegra_pcie_config_rp(pcie);
1565 if (ret && ret != -ENOMEDIUM)
1566 goto fail;
1567 else
1568 return 0;
1569
1570fail:
1571 tegra_bpmp_put(pcie->bpmp);
1572 return ret;
1573}
1574
1575static int tegra_pcie_dw_remove(struct platform_device *pdev)
1576{
1577 struct tegra_pcie_dw *pcie = platform_get_drvdata(pdev);
1578
1579 if (!pcie->link_state)
1580 return 0;
1581
1582 debugfs_remove_recursive(pcie->debugfs);
1583 tegra_pcie_deinit_controller(pcie);
1584 pm_runtime_put_sync(pcie->dev);
1585 pm_runtime_disable(pcie->dev);
1586 tegra_bpmp_put(pcie->bpmp);
1587
1588 return 0;
1589}
1590
1591static int tegra_pcie_dw_suspend_late(struct device *dev)
1592{
1593 struct tegra_pcie_dw *pcie = dev_get_drvdata(dev);
1594 u32 val;
1595
1596 if (!pcie->link_state)
1597 return 0;
1598
1599 /* Enable HW_HOT_RST mode */
1600 val = appl_readl(pcie, APPL_CTRL);
1601 val &= ~(APPL_CTRL_HW_HOT_RST_MODE_MASK <<
1602 APPL_CTRL_HW_HOT_RST_MODE_SHIFT);
1603 val |= APPL_CTRL_HW_HOT_RST_EN;
1604 appl_writel(pcie, val, APPL_CTRL);
1605
1606 return 0;
1607}
1608
1609static int tegra_pcie_dw_suspend_noirq(struct device *dev)
1610{
1611 struct tegra_pcie_dw *pcie = dev_get_drvdata(dev);
1612
1613 if (!pcie->link_state)
1614 return 0;
1615
1616 /* Save MSI interrupt vector */
1617 pcie->msi_ctrl_int = dw_pcie_readl_dbi(&pcie->pci,
1618 PORT_LOGIC_MSI_CTRL_INT_0_EN);
1619 tegra_pcie_downstream_dev_to_D0(pcie);
1620 tegra_pcie_dw_pme_turnoff(pcie);
1621
1622 return __deinit_controller(pcie);
1623}
1624
1625static int tegra_pcie_dw_resume_noirq(struct device *dev)
1626{
1627 struct tegra_pcie_dw *pcie = dev_get_drvdata(dev);
1628 int ret;
1629
1630 if (!pcie->link_state)
1631 return 0;
1632
1633 ret = tegra_pcie_config_controller(pcie, true);
1634 if (ret < 0)
1635 return ret;
1636
1637 ret = tegra_pcie_dw_host_init(&pcie->pci.pp);
1638 if (ret < 0) {
1639 dev_err(dev, "Failed to init host: %d\n", ret);
1640 goto fail_host_init;
1641 }
1642
1643 /* Restore MSI interrupt vector */
1644 dw_pcie_writel_dbi(&pcie->pci, PORT_LOGIC_MSI_CTRL_INT_0_EN,
1645 pcie->msi_ctrl_int);
1646
1647 return 0;
1648
1649fail_host_init:
1650 return __deinit_controller(pcie);
1651}
1652
1653static int tegra_pcie_dw_resume_early(struct device *dev)
1654{
1655 struct tegra_pcie_dw *pcie = dev_get_drvdata(dev);
1656 u32 val;
1657
1658 if (!pcie->link_state)
1659 return 0;
1660
1661 /* Disable HW_HOT_RST mode */
1662 val = appl_readl(pcie, APPL_CTRL);
1663 val &= ~(APPL_CTRL_HW_HOT_RST_MODE_MASK <<
1664 APPL_CTRL_HW_HOT_RST_MODE_SHIFT);
1665 val |= APPL_CTRL_HW_HOT_RST_MODE_IMDT_RST <<
1666 APPL_CTRL_HW_HOT_RST_MODE_SHIFT;
1667 val &= ~APPL_CTRL_HW_HOT_RST_EN;
1668 appl_writel(pcie, val, APPL_CTRL);
1669
1670 return 0;
1671}
1672
1673static void tegra_pcie_dw_shutdown(struct platform_device *pdev)
1674{
1675 struct tegra_pcie_dw *pcie = platform_get_drvdata(pdev);
1676
1677 if (!pcie->link_state)
1678 return;
1679
1680 debugfs_remove_recursive(pcie->debugfs);
1681 tegra_pcie_downstream_dev_to_D0(pcie);
1682
1683 disable_irq(pcie->pci.pp.irq);
1684 if (IS_ENABLED(CONFIG_PCI_MSI))
1685 disable_irq(pcie->pci.pp.msi_irq);
1686
1687 tegra_pcie_dw_pme_turnoff(pcie);
1688 __deinit_controller(pcie);
1689}
1690
1691static const struct of_device_id tegra_pcie_dw_of_match[] = {
1692 {
1693 .compatible = "nvidia,tegra194-pcie",
1694 },
1695 {},
1696};
1697
1698static const struct dev_pm_ops tegra_pcie_dw_pm_ops = {
1699 .suspend_late = tegra_pcie_dw_suspend_late,
1700 .suspend_noirq = tegra_pcie_dw_suspend_noirq,
1701 .resume_noirq = tegra_pcie_dw_resume_noirq,
1702 .resume_early = tegra_pcie_dw_resume_early,
1703};
1704
1705static struct platform_driver tegra_pcie_dw_driver = {
1706 .probe = tegra_pcie_dw_probe,
1707 .remove = tegra_pcie_dw_remove,
1708 .shutdown = tegra_pcie_dw_shutdown,
1709 .driver = {
1710 .name = "tegra194-pcie",
1711 .pm = &tegra_pcie_dw_pm_ops,
1712 .of_match_table = tegra_pcie_dw_of_match,
1713 },
1714};
1715module_platform_driver(tegra_pcie_dw_driver);
1716
1717MODULE_DEVICE_TABLE(of, tegra_pcie_dw_of_match);
1718
1719MODULE_AUTHOR("Vidya Sagar <vidyas@nvidia.com>");
1720MODULE_DESCRIPTION("NVIDIA PCIe host controller driver");
1721MODULE_LICENSE("GPL v2");