blob: 6b559d25a84eecebf7227510c47e271b1111711f [file] [log] [blame]
Googler9398cc32022-12-02 17:21:52 +08001/* SPDX-License-Identifier: GPL-2.0-only */
Googleraf606d22022-10-26 21:40:12 -07002/*
3 * Copyright © 2006-2015, Intel Corporation.
4 *
5 * Authors: Ashok Raj <ashok.raj@intel.com>
6 * Anil S Keshavamurthy <anil.s.keshavamurthy@intel.com>
7 * David Woodhouse <David.Woodhouse@intel.com>
8 */
9
10#ifndef _INTEL_IOMMU_H_
11#define _INTEL_IOMMU_H_
12
13#include <linux/types.h>
14#include <linux/iova.h>
15#include <linux/io.h>
16#include <linux/idr.h>
17#include <linux/mmu_notifier.h>
18#include <linux/list.h>
Googler9398cc32022-12-02 17:21:52 +080019#include <linux/iommu.h>
20#include <linux/io-64-nonatomic-lo-hi.h>
21#include <linux/dmar.h>
22
Googleraf606d22022-10-26 21:40:12 -070023#include <asm/cacheflush.h>
24#include <asm/iommu.h>
25
26/*
Googler9398cc32022-12-02 17:21:52 +080027 * VT-d hardware uses 4KiB page size regardless of host page size.
28 */
29#define VTD_PAGE_SHIFT (12)
30#define VTD_PAGE_SIZE (1UL << VTD_PAGE_SHIFT)
31#define VTD_PAGE_MASK (((u64)-1) << VTD_PAGE_SHIFT)
32#define VTD_PAGE_ALIGN(addr) (((addr) + VTD_PAGE_SIZE - 1) & VTD_PAGE_MASK)
33
34#define VTD_STRIDE_SHIFT (9)
35#define VTD_STRIDE_MASK (((u64)-1) << VTD_STRIDE_SHIFT)
36
37#define DMA_PTE_READ (1)
38#define DMA_PTE_WRITE (2)
39#define DMA_PTE_LARGE_PAGE (1 << 7)
40#define DMA_PTE_SNP (1 << 11)
41
42#define CONTEXT_TT_MULTI_LEVEL 0
43#define CONTEXT_TT_DEV_IOTLB 1
44#define CONTEXT_TT_PASS_THROUGH 2
45#define CONTEXT_PASIDE BIT_ULL(3)
46
47/*
Googleraf606d22022-10-26 21:40:12 -070048 * Intel IOMMU register specification per version 1.0 public spec.
49 */
50#define DMAR_VER_REG 0x0 /* Arch version supported by this IOMMU */
51#define DMAR_CAP_REG 0x8 /* Hardware supported capabilities */
52#define DMAR_ECAP_REG 0x10 /* Extended capabilities supported */
53#define DMAR_GCMD_REG 0x18 /* Global command register */
54#define DMAR_GSTS_REG 0x1c /* Global status register */
55#define DMAR_RTADDR_REG 0x20 /* Root entry table */
56#define DMAR_CCMD_REG 0x28 /* Context command reg */
57#define DMAR_FSTS_REG 0x34 /* Fault Status register */
58#define DMAR_FECTL_REG 0x38 /* Fault control register */
59#define DMAR_FEDATA_REG 0x3c /* Fault event interrupt data register */
60#define DMAR_FEADDR_REG 0x40 /* Fault event interrupt addr register */
61#define DMAR_FEUADDR_REG 0x44 /* Upper address register */
62#define DMAR_AFLOG_REG 0x58 /* Advanced Fault control */
63#define DMAR_PMEN_REG 0x64 /* Enable Protected Memory Region */
64#define DMAR_PLMBASE_REG 0x68 /* PMRR Low addr */
65#define DMAR_PLMLIMIT_REG 0x6c /* PMRR low limit */
66#define DMAR_PHMBASE_REG 0x70 /* pmrr high base addr */
67#define DMAR_PHMLIMIT_REG 0x78 /* pmrr high limit */
68#define DMAR_IQH_REG 0x80 /* Invalidation queue head register */
69#define DMAR_IQT_REG 0x88 /* Invalidation queue tail register */
70#define DMAR_IQ_SHIFT 4 /* Invalidation queue head/tail shift */
71#define DMAR_IQA_REG 0x90 /* Invalidation queue addr register */
72#define DMAR_ICS_REG 0x9c /* Invalidation complete status register */
73#define DMAR_IRTA_REG 0xb8 /* Interrupt remapping table addr register */
74#define DMAR_PQH_REG 0xc0 /* Page request queue head register */
75#define DMAR_PQT_REG 0xc8 /* Page request queue tail register */
76#define DMAR_PQA_REG 0xd0 /* Page request queue address register */
77#define DMAR_PRS_REG 0xdc /* Page request status register */
78#define DMAR_PECTL_REG 0xe0 /* Page request event control register */
79#define DMAR_PEDATA_REG 0xe4 /* Page request event interrupt data register */
80#define DMAR_PEADDR_REG 0xe8 /* Page request event interrupt addr register */
81#define DMAR_PEUADDR_REG 0xec /* Page request event Upper address register */
Googler9398cc32022-12-02 17:21:52 +080082#define DMAR_MTRRCAP_REG 0x100 /* MTRR capability register */
83#define DMAR_MTRRDEF_REG 0x108 /* MTRR default type register */
84#define DMAR_MTRR_FIX64K_00000_REG 0x120 /* MTRR Fixed range registers */
85#define DMAR_MTRR_FIX16K_80000_REG 0x128
86#define DMAR_MTRR_FIX16K_A0000_REG 0x130
87#define DMAR_MTRR_FIX4K_C0000_REG 0x138
88#define DMAR_MTRR_FIX4K_C8000_REG 0x140
89#define DMAR_MTRR_FIX4K_D0000_REG 0x148
90#define DMAR_MTRR_FIX4K_D8000_REG 0x150
91#define DMAR_MTRR_FIX4K_E0000_REG 0x158
92#define DMAR_MTRR_FIX4K_E8000_REG 0x160
93#define DMAR_MTRR_FIX4K_F0000_REG 0x168
94#define DMAR_MTRR_FIX4K_F8000_REG 0x170
95#define DMAR_MTRR_PHYSBASE0_REG 0x180 /* MTRR Variable range registers */
96#define DMAR_MTRR_PHYSMASK0_REG 0x188
97#define DMAR_MTRR_PHYSBASE1_REG 0x190
98#define DMAR_MTRR_PHYSMASK1_REG 0x198
99#define DMAR_MTRR_PHYSBASE2_REG 0x1a0
100#define DMAR_MTRR_PHYSMASK2_REG 0x1a8
101#define DMAR_MTRR_PHYSBASE3_REG 0x1b0
102#define DMAR_MTRR_PHYSMASK3_REG 0x1b8
103#define DMAR_MTRR_PHYSBASE4_REG 0x1c0
104#define DMAR_MTRR_PHYSMASK4_REG 0x1c8
105#define DMAR_MTRR_PHYSBASE5_REG 0x1d0
106#define DMAR_MTRR_PHYSMASK5_REG 0x1d8
107#define DMAR_MTRR_PHYSBASE6_REG 0x1e0
108#define DMAR_MTRR_PHYSMASK6_REG 0x1e8
109#define DMAR_MTRR_PHYSBASE7_REG 0x1f0
110#define DMAR_MTRR_PHYSMASK7_REG 0x1f8
111#define DMAR_MTRR_PHYSBASE8_REG 0x200
112#define DMAR_MTRR_PHYSMASK8_REG 0x208
113#define DMAR_MTRR_PHYSBASE9_REG 0x210
114#define DMAR_MTRR_PHYSMASK9_REG 0x218
115#define DMAR_VCCAP_REG 0xe00 /* Virtual command capability register */
116#define DMAR_VCMD_REG 0xe10 /* Virtual command register */
117#define DMAR_VCRSP_REG 0xe20 /* Virtual command response register */
Googleraf606d22022-10-26 21:40:12 -0700118
119#define OFFSET_STRIDE (9)
120
121#define dmar_readq(a) readq(a)
122#define dmar_writeq(a,v) writeq(v,a)
Googler9398cc32022-12-02 17:21:52 +0800123#define dmar_readl(a) readl(a)
124#define dmar_writel(a, v) writel(v, a)
Googleraf606d22022-10-26 21:40:12 -0700125
126#define DMAR_VER_MAJOR(v) (((v) & 0xf0) >> 4)
127#define DMAR_VER_MINOR(v) ((v) & 0x0f)
128
129/*
130 * Decoding Capability Register
131 */
Googler9398cc32022-12-02 17:21:52 +0800132#define cap_5lp_support(c) (((c) >> 60) & 1)
Googleraf606d22022-10-26 21:40:12 -0700133#define cap_pi_support(c) (((c) >> 59) & 1)
Googler9398cc32022-12-02 17:21:52 +0800134#define cap_fl1gp_support(c) (((c) >> 56) & 1)
Googleraf606d22022-10-26 21:40:12 -0700135#define cap_read_drain(c) (((c) >> 55) & 1)
136#define cap_write_drain(c) (((c) >> 54) & 1)
137#define cap_max_amask_val(c) (((c) >> 48) & 0x3f)
138#define cap_num_fault_regs(c) ((((c) >> 40) & 0xff) + 1)
139#define cap_pgsel_inv(c) (((c) >> 39) & 1)
140
141#define cap_super_page_val(c) (((c) >> 34) & 0xf)
142#define cap_super_offset(c) (((find_first_bit(&cap_super_page_val(c), 4)) \
143 * OFFSET_STRIDE) + 21)
144
145#define cap_fault_reg_offset(c) ((((c) >> 24) & 0x3ff) * 16)
146#define cap_max_fault_reg_offset(c) \
147 (cap_fault_reg_offset(c) + cap_num_fault_regs(c) * 16)
148
149#define cap_zlr(c) (((c) >> 22) & 1)
150#define cap_isoch(c) (((c) >> 23) & 1)
151#define cap_mgaw(c) ((((c) >> 16) & 0x3f) + 1)
152#define cap_sagaw(c) (((c) >> 8) & 0x1f)
153#define cap_caching_mode(c) (((c) >> 7) & 1)
154#define cap_phmr(c) (((c) >> 6) & 1)
155#define cap_plmr(c) (((c) >> 5) & 1)
156#define cap_rwbf(c) (((c) >> 4) & 1)
157#define cap_afl(c) (((c) >> 3) & 1)
158#define cap_ndoms(c) (((unsigned long)1) << (4 + 2 * ((c) & 0x7)))
159/*
160 * Extended Capability Register
161 */
162
Googler9398cc32022-12-02 17:21:52 +0800163#define ecap_smpwc(e) (((e) >> 48) & 0x1)
164#define ecap_flts(e) (((e) >> 47) & 0x1)
165#define ecap_slts(e) (((e) >> 46) & 0x1)
166#define ecap_smts(e) (((e) >> 43) & 0x1)
Googleraf606d22022-10-26 21:40:12 -0700167#define ecap_dit(e) ((e >> 41) & 0x1)
168#define ecap_pasid(e) ((e >> 40) & 0x1)
169#define ecap_pss(e) ((e >> 35) & 0x1f)
170#define ecap_eafs(e) ((e >> 34) & 0x1)
171#define ecap_nwfs(e) ((e >> 33) & 0x1)
172#define ecap_srs(e) ((e >> 31) & 0x1)
173#define ecap_ers(e) ((e >> 30) & 0x1)
174#define ecap_prs(e) ((e >> 29) & 0x1)
175#define ecap_broken_pasid(e) ((e >> 28) & 0x1)
176#define ecap_dis(e) ((e >> 27) & 0x1)
177#define ecap_nest(e) ((e >> 26) & 0x1)
178#define ecap_mts(e) ((e >> 25) & 0x1)
179#define ecap_ecs(e) ((e >> 24) & 0x1)
180#define ecap_iotlb_offset(e) ((((e) >> 8) & 0x3ff) * 16)
181#define ecap_max_iotlb_offset(e) (ecap_iotlb_offset(e) + 16)
182#define ecap_coherent(e) ((e) & 0x1)
183#define ecap_qis(e) ((e) & 0x2)
184#define ecap_pass_through(e) ((e >> 6) & 0x1)
185#define ecap_eim_support(e) ((e >> 4) & 0x1)
186#define ecap_ir_support(e) ((e >> 3) & 0x1)
187#define ecap_dev_iotlb_support(e) (((e) >> 2) & 0x1)
188#define ecap_max_handle_mask(e) ((e >> 20) & 0xf)
189#define ecap_sc_support(e) ((e >> 7) & 0x1) /* Snooping Control */
190
191/* IOTLB_REG */
192#define DMA_TLB_FLUSH_GRANU_OFFSET 60
193#define DMA_TLB_GLOBAL_FLUSH (((u64)1) << 60)
194#define DMA_TLB_DSI_FLUSH (((u64)2) << 60)
195#define DMA_TLB_PSI_FLUSH (((u64)3) << 60)
196#define DMA_TLB_IIRG(type) ((type >> 60) & 3)
197#define DMA_TLB_IAIG(val) (((val) >> 57) & 3)
198#define DMA_TLB_READ_DRAIN (((u64)1) << 49)
199#define DMA_TLB_WRITE_DRAIN (((u64)1) << 48)
200#define DMA_TLB_DID(id) (((u64)((id) & 0xffff)) << 32)
201#define DMA_TLB_IVT (((u64)1) << 63)
202#define DMA_TLB_IH_NONLEAF (((u64)1) << 6)
203#define DMA_TLB_MAX_SIZE (0x3f)
204
205/* INVALID_DESC */
206#define DMA_CCMD_INVL_GRANU_OFFSET 61
207#define DMA_ID_TLB_GLOBAL_FLUSH (((u64)1) << 4)
208#define DMA_ID_TLB_DSI_FLUSH (((u64)2) << 4)
209#define DMA_ID_TLB_PSI_FLUSH (((u64)3) << 4)
210#define DMA_ID_TLB_READ_DRAIN (((u64)1) << 7)
211#define DMA_ID_TLB_WRITE_DRAIN (((u64)1) << 6)
212#define DMA_ID_TLB_DID(id) (((u64)((id & 0xffff) << 16)))
213#define DMA_ID_TLB_IH_NONLEAF (((u64)1) << 6)
214#define DMA_ID_TLB_ADDR(addr) (addr)
215#define DMA_ID_TLB_ADDR_MASK(mask) (mask)
216
217/* PMEN_REG */
218#define DMA_PMEN_EPM (((u32)1)<<31)
219#define DMA_PMEN_PRS (((u32)1)<<0)
220
221/* GCMD_REG */
222#define DMA_GCMD_TE (((u32)1) << 31)
223#define DMA_GCMD_SRTP (((u32)1) << 30)
224#define DMA_GCMD_SFL (((u32)1) << 29)
225#define DMA_GCMD_EAFL (((u32)1) << 28)
226#define DMA_GCMD_WBF (((u32)1) << 27)
227#define DMA_GCMD_QIE (((u32)1) << 26)
228#define DMA_GCMD_SIRTP (((u32)1) << 24)
229#define DMA_GCMD_IRE (((u32) 1) << 25)
230#define DMA_GCMD_CFI (((u32) 1) << 23)
231
232/* GSTS_REG */
233#define DMA_GSTS_TES (((u32)1) << 31)
234#define DMA_GSTS_RTPS (((u32)1) << 30)
235#define DMA_GSTS_FLS (((u32)1) << 29)
236#define DMA_GSTS_AFLS (((u32)1) << 28)
237#define DMA_GSTS_WBFS (((u32)1) << 27)
238#define DMA_GSTS_QIES (((u32)1) << 26)
239#define DMA_GSTS_IRTPS (((u32)1) << 24)
240#define DMA_GSTS_IRES (((u32)1) << 25)
241#define DMA_GSTS_CFIS (((u32)1) << 23)
242
243/* DMA_RTADDR_REG */
244#define DMA_RTADDR_RTT (((u64)1) << 11)
Googler9398cc32022-12-02 17:21:52 +0800245#define DMA_RTADDR_SMT (((u64)1) << 10)
Googleraf606d22022-10-26 21:40:12 -0700246
247/* CCMD_REG */
248#define DMA_CCMD_ICC (((u64)1) << 63)
249#define DMA_CCMD_GLOBAL_INVL (((u64)1) << 61)
250#define DMA_CCMD_DOMAIN_INVL (((u64)2) << 61)
251#define DMA_CCMD_DEVICE_INVL (((u64)3) << 61)
252#define DMA_CCMD_FM(m) (((u64)((m) & 0x3)) << 32)
253#define DMA_CCMD_MASK_NOBIT 0
254#define DMA_CCMD_MASK_1BIT 1
255#define DMA_CCMD_MASK_2BIT 2
256#define DMA_CCMD_MASK_3BIT 3
257#define DMA_CCMD_SID(s) (((u64)((s) & 0xffff)) << 16)
258#define DMA_CCMD_DID(d) ((u64)((d) & 0xffff))
259
260/* FECTL_REG */
261#define DMA_FECTL_IM (((u32)1) << 31)
262
263/* FSTS_REG */
Googler9398cc32022-12-02 17:21:52 +0800264#define DMA_FSTS_PFO (1 << 0) /* Primary Fault Overflow */
265#define DMA_FSTS_PPF (1 << 1) /* Primary Pending Fault */
266#define DMA_FSTS_IQE (1 << 4) /* Invalidation Queue Error */
267#define DMA_FSTS_ICE (1 << 5) /* Invalidation Completion Error */
268#define DMA_FSTS_ITE (1 << 6) /* Invalidation Time-out Error */
269#define DMA_FSTS_PRO (1 << 7) /* Page Request Overflow */
Googleraf606d22022-10-26 21:40:12 -0700270#define dma_fsts_fault_record_index(s) (((s) >> 8) & 0xff)
271
272/* FRCD_REG, 32 bits access */
273#define DMA_FRCD_F (((u32)1) << 31)
274#define dma_frcd_type(d) ((d >> 30) & 1)
275#define dma_frcd_fault_reason(c) (c & 0xff)
276#define dma_frcd_source_id(c) (c & 0xffff)
Googler9398cc32022-12-02 17:21:52 +0800277#define dma_frcd_pasid_value(c) (((c) >> 8) & 0xfffff)
278#define dma_frcd_pasid_present(c) (((c) >> 31) & 1)
Googleraf606d22022-10-26 21:40:12 -0700279/* low 64 bit */
280#define dma_frcd_page_addr(d) (d & (((u64)-1) << PAGE_SHIFT))
281
282/* PRS_REG */
283#define DMA_PRS_PPR ((u32)1)
284
285#define IOMMU_WAIT_OP(iommu, offset, op, cond, sts) \
286do { \
287 cycles_t start_time = get_cycles(); \
288 while (1) { \
289 sts = op(iommu->reg + offset); \
290 if (cond) \
291 break; \
292 if (DMAR_OPERATION_TIMEOUT < (get_cycles() - start_time))\
293 panic("DMAR hardware is malfunctioning\n"); \
294 cpu_relax(); \
295 } \
296} while (0)
297
298#define QI_LENGTH 256 /* queue length */
299
300enum {
301 QI_FREE,
302 QI_IN_USE,
303 QI_DONE,
304 QI_ABORT
305};
306
307#define QI_CC_TYPE 0x1
308#define QI_IOTLB_TYPE 0x2
309#define QI_DIOTLB_TYPE 0x3
310#define QI_IEC_TYPE 0x4
311#define QI_IWD_TYPE 0x5
312#define QI_EIOTLB_TYPE 0x6
313#define QI_PC_TYPE 0x7
314#define QI_DEIOTLB_TYPE 0x8
315#define QI_PGRP_RESP_TYPE 0x9
316#define QI_PSTRM_RESP_TYPE 0xa
317
318#define QI_IEC_SELECTIVE (((u64)1) << 4)
319#define QI_IEC_IIDEX(idx) (((u64)(idx & 0xffff) << 32))
320#define QI_IEC_IM(m) (((u64)(m & 0x1f) << 27))
321
322#define QI_IWD_STATUS_DATA(d) (((u64)d) << 32)
323#define QI_IWD_STATUS_WRITE (((u64)1) << 5)
324
325#define QI_IOTLB_DID(did) (((u64)did) << 16)
326#define QI_IOTLB_DR(dr) (((u64)dr) << 7)
327#define QI_IOTLB_DW(dw) (((u64)dw) << 6)
328#define QI_IOTLB_GRAN(gran) (((u64)gran) >> (DMA_TLB_FLUSH_GRANU_OFFSET-4))
329#define QI_IOTLB_ADDR(addr) (((u64)addr) & VTD_PAGE_MASK)
330#define QI_IOTLB_IH(ih) (((u64)ih) << 6)
331#define QI_IOTLB_AM(am) (((u8)am))
332
333#define QI_CC_FM(fm) (((u64)fm) << 48)
334#define QI_CC_SID(sid) (((u64)sid) << 32)
335#define QI_CC_DID(did) (((u64)did) << 16)
336#define QI_CC_GRAN(gran) (((u64)gran) >> (DMA_CCMD_INVL_GRANU_OFFSET-4))
337
338#define QI_DEV_IOTLB_SID(sid) ((u64)((sid) & 0xffff) << 32)
339#define QI_DEV_IOTLB_QDEP(qdep) (((qdep) & 0x1f) << 16)
340#define QI_DEV_IOTLB_ADDR(addr) ((u64)(addr) & VTD_PAGE_MASK)
341#define QI_DEV_IOTLB_PFSID(pfsid) (((u64)(pfsid & 0xf) << 12) | \
342 ((u64)((pfsid >> 4) & 0xfff) << 52))
343#define QI_DEV_IOTLB_SIZE 1
344#define QI_DEV_IOTLB_MAX_INVS 32
345
346#define QI_PC_PASID(pasid) (((u64)pasid) << 32)
347#define QI_PC_DID(did) (((u64)did) << 16)
348#define QI_PC_GRAN(gran) (((u64)gran) << 4)
349
350#define QI_PC_ALL_PASIDS (QI_PC_TYPE | QI_PC_GRAN(0))
351#define QI_PC_PASID_SEL (QI_PC_TYPE | QI_PC_GRAN(1))
352
353#define QI_EIOTLB_ADDR(addr) ((u64)(addr) & VTD_PAGE_MASK)
354#define QI_EIOTLB_IH(ih) (((u64)ih) << 6)
355#define QI_EIOTLB_AM(am) (((u64)am))
356#define QI_EIOTLB_PASID(pasid) (((u64)pasid) << 32)
357#define QI_EIOTLB_DID(did) (((u64)did) << 16)
358#define QI_EIOTLB_GRAN(gran) (((u64)gran) << 4)
359
360#define QI_DEV_EIOTLB_ADDR(a) ((u64)(a) & VTD_PAGE_MASK)
361#define QI_DEV_EIOTLB_SIZE (((u64)1) << 11)
362#define QI_DEV_EIOTLB_GLOB(g) ((u64)(g) & 0x1)
363#define QI_DEV_EIOTLB_PASID(p) ((u64)((p) & 0xfffff) << 32)
364#define QI_DEV_EIOTLB_SID(sid) ((u64)((sid) & 0xffff) << 16)
365#define QI_DEV_EIOTLB_QDEP(qd) ((u64)((qd) & 0x1f) << 4)
366#define QI_DEV_EIOTLB_PFSID(pfsid) (((u64)(pfsid & 0xf) << 12) | \
367 ((u64)((pfsid >> 4) & 0xfff) << 52))
368#define QI_DEV_EIOTLB_MAX_INVS 32
369
Googler9398cc32022-12-02 17:21:52 +0800370/* Page group response descriptor QW0 */
Googler012a81c2022-09-15 14:55:24 +0800371#define QI_PGRP_PASID_P(p) (((u64)(p)) << 4)
Googler9398cc32022-12-02 17:21:52 +0800372#define QI_PGRP_PDP(p) (((u64)(p)) << 5)
373#define QI_PGRP_RESP_CODE(res) (((u64)(res)) << 12)
374#define QI_PGRP_DID(rid) (((u64)(rid)) << 16)
375#define QI_PGRP_PASID(pasid) (((u64)(pasid)) << 32)
Googleraf606d22022-10-26 21:40:12 -0700376
Googler9398cc32022-12-02 17:21:52 +0800377/* Page group response descriptor QW1 */
378#define QI_PGRP_LPIG(x) (((u64)(x)) << 2)
379#define QI_PGRP_IDX(idx) (((u64)(idx)) << 3)
380
Googleraf606d22022-10-26 21:40:12 -0700381
382#define QI_RESP_SUCCESS 0x0
383#define QI_RESP_INVALID 0x1
384#define QI_RESP_FAILURE 0xf
385
386#define QI_GRAN_NONG_PASID 2
387#define QI_GRAN_PSI_PASID 3
388
Googler9398cc32022-12-02 17:21:52 +0800389#define qi_shift(iommu) (DMAR_IQ_SHIFT + !!ecap_smts((iommu)->ecap))
390
Googleraf606d22022-10-26 21:40:12 -0700391struct qi_desc {
Googler9398cc32022-12-02 17:21:52 +0800392 u64 qw0;
393 u64 qw1;
394 u64 qw2;
395 u64 qw3;
Googleraf606d22022-10-26 21:40:12 -0700396};
397
398struct q_inval {
399 raw_spinlock_t q_lock;
Googler9398cc32022-12-02 17:21:52 +0800400 void *desc; /* invalidation queue */
Googleraf606d22022-10-26 21:40:12 -0700401 int *desc_status; /* desc status */
402 int free_head; /* first free entry */
403 int free_tail; /* last free entry */
404 int free_cnt;
405};
406
407#ifdef CONFIG_IRQ_REMAP
408/* 1MB - maximum possible interrupt remapping table size */
409#define INTR_REMAP_PAGE_ORDER 8
410#define INTR_REMAP_TABLE_REG_SIZE 0xf
411#define INTR_REMAP_TABLE_REG_SIZE_MASK 0xf
412
413#define INTR_REMAP_TABLE_ENTRIES 65536
414
415struct irq_domain;
416
417struct ir_table {
418 struct irte *base;
419 unsigned long *bitmap;
420};
421#endif
422
423struct iommu_flush {
424 void (*flush_context)(struct intel_iommu *iommu, u16 did, u16 sid,
425 u8 fm, u64 type);
426 void (*flush_iotlb)(struct intel_iommu *iommu, u16 did, u64 addr,
427 unsigned int size_order, u64 type);
428};
429
430enum {
431 SR_DMAR_FECTL_REG,
432 SR_DMAR_FEDATA_REG,
433 SR_DMAR_FEADDR_REG,
434 SR_DMAR_FEUADDR_REG,
435 MAX_SR_DMAR_REGS
436};
437
438#define VTD_FLAG_TRANS_PRE_ENABLED (1 << 0)
439#define VTD_FLAG_IRQ_REMAP_PRE_ENABLED (1 << 1)
440
Googler9398cc32022-12-02 17:21:52 +0800441extern int intel_iommu_sm;
442
443#define sm_supported(iommu) (intel_iommu_sm && ecap_smts((iommu)->ecap))
444#define pasid_supported(iommu) (sm_supported(iommu) && \
445 ecap_pasid((iommu)->ecap))
446
Googleraf606d22022-10-26 21:40:12 -0700447struct pasid_entry;
448struct pasid_state_entry;
449struct page_req_dsc;
450
Googler9398cc32022-12-02 17:21:52 +0800451/*
452 * 0: Present
453 * 1-11: Reserved
454 * 12-63: Context Ptr (12 - (haw-1))
455 * 64-127: Reserved
456 */
457struct root_entry {
458 u64 lo;
459 u64 hi;
460};
461
462/*
463 * low 64 bits:
464 * 0: present
465 * 1: fault processing disable
466 * 2-3: translation type
467 * 12-63: address space root
468 * high 64 bits:
469 * 0-2: address width
470 * 3-6: aval
471 * 8-23: domain id
472 */
473struct context_entry {
474 u64 lo;
475 u64 hi;
476};
477
478struct dmar_domain {
479 int nid; /* node id */
480
481 unsigned iommu_refcnt[DMAR_UNITS_SUPPORTED];
482 /* Refcount of devices per iommu */
483
484
485 u16 iommu_did[DMAR_UNITS_SUPPORTED];
486 /* Domain ids per IOMMU. Use u16 since
487 * domain ids are 16 bit wide according
488 * to VT-d spec, section 9.3 */
489 unsigned int auxd_refcnt; /* Refcount of auxiliary attaching */
490
491 bool has_iotlb_device;
492 struct list_head devices; /* all devices' list */
493 struct list_head auxd; /* link to device's auxiliary list */
494 struct iova_domain iovad; /* iova's that belong to this domain */
495
496 struct dma_pte *pgd; /* virtual address */
497 int gaw; /* max guest address width */
498
499 /* adjusted guest address width, 0 is level 2 30-bit */
500 int agaw;
501
502 int flags; /* flags to find out type of domain */
503
504 int iommu_coherency;/* indicate coherency of iommu access */
505 int iommu_snooping; /* indicate snooping control feature*/
506 int iommu_count; /* reference count of iommu */
507 int iommu_superpage;/* Level of superpages supported:
508 0 == 4KiB (no superpages), 1 == 2MiB,
509 2 == 1GiB, 3 == 512GiB, 4 == 1TiB */
510 u64 max_addr; /* maximum mapped address */
511
512 int default_pasid; /*
513 * The default pasid used for non-SVM
514 * traffic on mediated devices.
515 */
516
517 struct iommu_domain domain; /* generic domain data structure for
518 iommu core */
519};
520
Googleraf606d22022-10-26 21:40:12 -0700521struct intel_iommu {
522 void __iomem *reg; /* Pointer to hardware regs, virtual addr */
523 u64 reg_phys; /* physical address of hw register set */
524 u64 reg_size; /* size of hw register set */
525 u64 cap;
526 u64 ecap;
527 u32 gcmd; /* Holds TE, EAFL. Don't need SRTP, SFL, WBF */
528 raw_spinlock_t register_lock; /* protect register handling */
529 int seq_id; /* sequence id of the iommu */
530 int agaw; /* agaw of this iommu */
531 int msagaw; /* max sagaw of this iommu */
532 unsigned int irq, pr_irq;
533 u16 segment; /* PCI segment# */
534 unsigned char name[13]; /* Device Name */
535
536#ifdef CONFIG_INTEL_IOMMU
537 unsigned long *domain_ids; /* bitmap of domains */
538 struct dmar_domain ***domains; /* ptr to domains */
539 spinlock_t lock; /* protect context, domain ids */
540 struct root_entry *root_entry; /* virtual address */
541
542 struct iommu_flush flush;
543#endif
544#ifdef CONFIG_INTEL_IOMMU_SVM
545 struct page_req_dsc *prq;
546 unsigned char prq_name[16]; /* Name for PRQ interrupt */
547#endif
548 struct q_inval *qi; /* Queued invalidation info */
549 u32 *iommu_state; /* Store iommu states between suspend and resume.*/
550
551#ifdef CONFIG_IRQ_REMAP
552 struct ir_table *ir_table; /* Interrupt remapping info */
553 struct irq_domain *ir_domain;
554 struct irq_domain *ir_msi_domain;
555#endif
Googler9398cc32022-12-02 17:21:52 +0800556 struct iommu_device iommu; /* IOMMU core code handle */
Googleraf606d22022-10-26 21:40:12 -0700557 int node;
558 u32 flags; /* Software defined flags */
Googler38bda472022-08-19 10:07:08 -0700559};
560
Googler9398cc32022-12-02 17:21:52 +0800561/* PCI domain-device relationship */
562struct device_domain_info {
563 struct list_head link; /* link to domain siblings */
564 struct list_head global; /* link to global list */
565 struct list_head table; /* link to pasid table */
566 struct list_head auxiliary_domains; /* auxiliary domains
567 * attached to this device
568 */
569 u8 bus; /* PCI bus number */
570 u8 devfn; /* PCI devfn number */
571 u16 pfsid; /* SRIOV physical function source ID */
572 u8 pasid_supported:3;
573 u8 pasid_enabled:1;
574 u8 pri_supported:1;
575 u8 pri_enabled:1;
576 u8 ats_supported:1;
577 u8 ats_enabled:1;
578 u8 auxd_enabled:1; /* Multiple domains per device */
579 u8 ats_qdep;
580 struct device *dev; /* it's NULL for PCIe-to-PCI bridge */
581 struct intel_iommu *iommu; /* IOMMU used by this device */
582 struct dmar_domain *domain; /* pointer to domain */
583 struct pasid_table *pasid_table; /* pasid table */
584};
585
Googleraf606d22022-10-26 21:40:12 -0700586static inline void __iommu_flush_cache(
587 struct intel_iommu *iommu, void *addr, int size)
588{
589 if (!ecap_coherent(iommu->ecap))
590 clflush_cache_range(addr, size);
591}
592
Googler9398cc32022-12-02 17:21:52 +0800593/*
594 * 0: readable
595 * 1: writable
596 * 2-6: reserved
597 * 7: super page
598 * 8-10: available
599 * 11: snoop behavior
600 * 12-63: Host physcial address
601 */
602struct dma_pte {
603 u64 val;
604};
605
606static inline void dma_clear_pte(struct dma_pte *pte)
607{
608 pte->val = 0;
609}
610
611static inline u64 dma_pte_addr(struct dma_pte *pte)
612{
613#ifdef CONFIG_64BIT
614 return pte->val & VTD_PAGE_MASK;
615#else
616 /* Must have a full atomic 64-bit read */
617 return __cmpxchg64(&pte->val, 0ULL, 0ULL) & VTD_PAGE_MASK;
618#endif
619}
620
621static inline bool dma_pte_present(struct dma_pte *pte)
622{
623 return (pte->val & 3) != 0;
624}
625
626static inline bool dma_pte_superpage(struct dma_pte *pte)
627{
628 return (pte->val & DMA_PTE_LARGE_PAGE);
629}
630
631static inline int first_pte_in_page(struct dma_pte *pte)
632{
633 return !((unsigned long)pte & ~VTD_PAGE_MASK);
634}
635
Googleraf606d22022-10-26 21:40:12 -0700636extern struct dmar_drhd_unit * dmar_find_matched_drhd_unit(struct pci_dev *dev);
637extern int dmar_find_matched_atsr_unit(struct pci_dev *dev);
638
639extern int dmar_enable_qi(struct intel_iommu *iommu);
640extern void dmar_disable_qi(struct intel_iommu *iommu);
641extern int dmar_reenable_qi(struct intel_iommu *iommu);
642extern void qi_global_iec(struct intel_iommu *iommu);
643
644extern void qi_flush_context(struct intel_iommu *iommu, u16 did, u16 sid,
645 u8 fm, u64 type);
646extern void qi_flush_iotlb(struct intel_iommu *iommu, u16 did, u64 addr,
647 unsigned int size_order, u64 type);
648extern void qi_flush_dev_iotlb(struct intel_iommu *iommu, u16 sid, u16 pfsid,
649 u16 qdep, u64 addr, unsigned mask);
650extern int qi_submit_sync(struct qi_desc *desc, struct intel_iommu *iommu);
651
652extern int dmar_ir_support(void);
653
Googler9398cc32022-12-02 17:21:52 +0800654void *alloc_pgtable_page(int node);
655void free_pgtable_page(void *vaddr);
656struct intel_iommu *domain_get_iommu(struct dmar_domain *domain);
657int for_each_device_domain(int (*fn)(struct device_domain_info *info,
658 void *data), void *data);
659void iommu_flush_write_buffer(struct intel_iommu *iommu);
660int intel_iommu_enable_pasid(struct intel_iommu *iommu, struct device *dev);
661
Googleraf606d22022-10-26 21:40:12 -0700662#ifdef CONFIG_INTEL_IOMMU_SVM
Googler9398cc32022-12-02 17:21:52 +0800663int intel_svm_init(struct intel_iommu *iommu);
Googleraf606d22022-10-26 21:40:12 -0700664extern int intel_svm_enable_prq(struct intel_iommu *iommu);
665extern int intel_svm_finish_prq(struct intel_iommu *iommu);
666
667struct svm_dev_ops;
668
669struct intel_svm_dev {
670 struct list_head list;
671 struct rcu_head rcu;
672 struct device *dev;
673 struct svm_dev_ops *ops;
674 int users;
675 u16 did;
676 u16 dev_iotlb:1;
677 u16 sid, qdep;
678};
679
680struct intel_svm {
681 struct mmu_notifier notifier;
682 struct mm_struct *mm;
683 struct intel_iommu *iommu;
684 int flags;
685 int pasid;
686 struct list_head devs;
Googler9398cc32022-12-02 17:21:52 +0800687 struct list_head list;
Googleraf606d22022-10-26 21:40:12 -0700688};
689
690extern struct intel_iommu *intel_svm_device_to_iommu(struct device *dev);
691#endif
692
Googler9398cc32022-12-02 17:21:52 +0800693#ifdef CONFIG_INTEL_IOMMU_DEBUGFS
694void intel_iommu_debugfs_init(void);
695#else
696static inline void intel_iommu_debugfs_init(void) {}
697#endif /* CONFIG_INTEL_IOMMU_DEBUGFS */
698
Googleraf606d22022-10-26 21:40:12 -0700699extern const struct attribute_group *intel_iommu_groups[];
Googler9398cc32022-12-02 17:21:52 +0800700bool context_present(struct context_entry *context);
701struct context_entry *iommu_context_addr(struct intel_iommu *iommu, u8 bus,
702 u8 devfn, int alloc);
703
704#ifdef CONFIG_INTEL_IOMMU
705extern int iommu_calculate_agaw(struct intel_iommu *iommu);
706extern int iommu_calculate_max_sagaw(struct intel_iommu *iommu);
707extern int dmar_disabled;
708extern int intel_iommu_enabled;
709extern int intel_iommu_gfx_mapped;
710#else
711static inline int iommu_calculate_agaw(struct intel_iommu *iommu)
712{
713 return 0;
714}
715static inline int iommu_calculate_max_sagaw(struct intel_iommu *iommu)
716{
717 return 0;
718}
719#define dmar_disabled (1)
720#define intel_iommu_enabled (0)
721#endif
Googleraf606d22022-10-26 21:40:12 -0700722
723#endif