| // SPDX-License-Identifier: GPL-2.0-only |
| // |
| // Copyright (c) 2021 MediaTek Inc. |
| // Author: Qiqi Wang <qiqi.wang@mediatek.com> |
| |
| #include <linux/clk-provider.h> |
| #include <linux/platform_device.h> |
| #include <linux/module.h> |
| |
| #include "clk-mtk.h" |
| #include "clk-gate.h" |
| |
| #include <dt-bindings/clock/mt8696-clk.h> |
| |
| static const struct mtk_gate_regs mfg_cg_regs = { |
| .set_ofs = 0x4, |
| .clr_ofs = 0x8, |
| .sta_ofs = 0x0, |
| }; |
| |
| #define GATE_MFG(_id, _name, _parent, _shift) { \ |
| .id = _id, \ |
| .name = _name, \ |
| .parent_name = _parent, \ |
| .regs = &mfg_cg_regs, \ |
| .shift = _shift, \ |
| .ops = &mtk_clk_gate_ops_setclr, \ |
| } |
| |
| static const struct mtk_gate mfg_clks[] = { |
| GATE_MFG(CLK_MFG_BG3D, "mfg_bg3d", "mfg_sel", 0), |
| }; |
| |
| static int clk_mt8696_mfg_probe(struct platform_device *pdev) |
| { |
| struct clk_onecell_data *clk_data; |
| int r; |
| struct device_node *node = pdev->dev.of_node; |
| |
| clk_data = mtk_alloc_clk_data(CLK_MFG_NR_CLK); |
| |
| mtk_clk_register_gates(node, mfg_clks, ARRAY_SIZE(mfg_clks), clk_data); |
| |
| r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data); |
| |
| if (r) |
| pr_info("%s(): could not register clock provider: %d\n", |
| __func__, r); |
| |
| return r; |
| } |
| |
| static const struct of_device_id of_match_clk_mt8696_mfg[] = { |
| { .compatible = "mediatek,mt8696-mfgcfg", }, |
| {} |
| }; |
| |
| static struct platform_driver clk_mt8696_mfg_drv = { |
| .probe = clk_mt8696_mfg_probe, |
| .driver = { |
| .name = "clk-mt8696-mfg", |
| .of_match_table = of_match_clk_mt8696_mfg, |
| }, |
| }; |
| |
| module_platform_driver(clk_mt8696_mfg_drv); |
| MODULE_LICENSE("GPL"); |